Implementation of Background Calibration for Redundant FLASH ADC

被引:1
|
作者
Darwish, Hala [1 ]
Reig, Candid [1 ]
Leger, Gildas [2 ]
机构
[1] Univ Valencia, Dept Elect Engn, Av Univ, Burjassot 46100, Spain
[2] Inst Microlectron Sevilla IMSE CNM, Av Americo Vespucio 28, Seville 41092, Spain
关键词
calibration stimulus generator; control unit algorithm; flash converter; online calibration; redundancy system; OFFSET CALIBRATION;
D O I
10.3390/electronics12224559
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Flash converters are suitable analog-to-digital converter architectures for high-speed applications. However, the benefits in terms of the frequency of smaller technology nodes are hampered by variability, which necessitates the use of large transistors. Comparator redundancy was introduced to overcome this trade-off; the best comparators were selected upfront (either at start-up or in the factory), and the unused comparators could be switched off. This work studies the possibility of performing comparator selection in the background concurrently with normal conversion to increase the converter lifetime. Thus, the system can automatically recover its performance from drifts or failures due to aging, temperature, etc. This paper proposes an embedded solution that includes a calibration stimulus generator (which only requires some external passive elements) and develops system design requirements. In addition, mathematical equations and error sensitivities of the system elements were derived. A 6b flash converter is implemented in UMC180nm technology, and transistor-level simulations of the system are provided to demonstrate the feasibility of the proposed system.
引用
收藏
页数:23
相关论文
共 50 条
  • [41] Design and Implementation of Hybrid 4-bit Flash ADC
    Thakur, Kriti
    Kingra, Sandeep Kaur
    2016 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2016, : 1233 - 1237
  • [42] Implementation of Low Power Programmable Flash ADC Using IDUDGMOSFET
    Mukherjee, Sagar
    Dutta, Arka
    Roy, Swarnil
    Sarkar, Chandan Kumar
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (07) : 844 - 848
  • [43] Design and Implementation of Double Base Integer Encoder in the Flash ADC
    Nguyen, Minh Son
    Kim, Jongsoo
    Kim, Insoo
    Choi, Kyusun
    ECTI-CON: 2009 6TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING/ELECTRONICS, COMPUTER, TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY, VOLS 1 AND 2, 2009, : 467 - +
  • [44] A 2-GS/s 8b Flash-SAR Time-Interleaved ADC With Background Offset Calibration
    Cheng, Yi-Shen
    Hu, Huan-Jui
    Chang, Soon-Jyh
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [45] A 6 bit 2 GS/s Flash-Assisted Time-Interleaved (FATI) SAR ADC with Background Offset Calibration
    Sung, Ba-Ro-Saim
    Lee, Chang-Kyo
    Kim, Wan
    Kim, Jong-In
    Hong, Hyeok-Ki
    Oh, Ghil-Geun
    Lee, Choong-Hoon
    Choi, Michael
    Park, Ho-Jin
    Ryu, Seung-Tak
    PROCEEDINGS OF THE 2013 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2013, : 281 - 284
  • [46] DIGITAL BACKGROUND CALIBRATION OF CAPACITOR MISMATCHES AND HARMONIC DISTORTION IN PIPELINED ADC
    Wu Chubin
    Zhang Zhang
    Gao Shanqing
    Yu Changhu
    Xie Guangjun
    JournalofElectronics(China), 2013, 30 (03) : 299 - 307
  • [47] Digital Background Calibration Techniques for Pipelined ADC Based on Comparator Dithering
    Shi, Longxing
    Zhao, Wei
    Wu, Jianhui
    Chen, Chao
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (04) : 239 - 243
  • [48] A 14-bit Pipelined ADC with Digital Background Nonlinearity Calibration
    Li, Weitao
    Sun, Cao
    Li, Fule
    Wang, Zhihua
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 2448 - 2451
  • [49] A 12-bit Domino ADC with a Background Offset Calibration Scheme
    Chung, Yung-Hui
    2019 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2019), 2019, : 9 - 12
  • [50] A digital blind background capacitor mismatch calibration technique for pipelined ADC
    El-Sankary, K
    Sawan, M
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2004, 51 (10) : 507 - 510