Hardware-efficient pipelined programmable FIR filter design

被引:3
|
作者
Chang, TS [1 ]
Jen, CW [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 30050, Taiwan
来源
关键词
D O I
10.1049/ip-cdt:20010726
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With the increasing demand for video-signal processing and transmission. high-speed programmable FIR filters are required for real-time processing. This paper presents a hardware-efficient pipelined FIR architecture with programmable coefficients. FIR operations are first reformulated into multi-bit DA form at an algorithm level. Then, at the architecture level, the (p, q) compressor, instead of Booth encoding or RAM implementation, is used for high-speed operation. Due to the simple architecture, we can easily pipeline the proposed FIR filter to the adder level and save up to half of the cost of previous designs without sacrificing performance. The presented design is useful for bit-parallel input design, which can save 36.7% of the area cost compared with previous approaches.
引用
收藏
页码:227 / 232
页数:6
相关论文
共 50 条
  • [41] Low-energy Pipelined Hardware Design for Approximate Medium Filter
    Mahmoud, Mervat M. A.
    Elashkar, Nahla E.
    Draz, Heba H.
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2023, 28 (03)
  • [42] Hardware-Efficient Template-Based Deep CNNs Accelerator Design
    Alhussain, Azzam
    Lin, Mingjie
    [J]. 2022 IEEE INTERNATIONAL CONFERENCE ON NETWORKING, ARCHITECTURE AND STORAGE (NAS), 2022, : 9 - 12
  • [43] A HARDWARE-EFFICIENT PROGRAMMABLE TWO-BAND CONTROLLER FOR PFC RECTIFIERS WITH RIPPLE CANCELLATION CIRCUITS
    Mahdavikhah, Behzad
    Ahsanuzzaman, S. M.
    Prodic, Aleksandar
    [J]. 39TH ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY (IECON 2013), 2013, : 3240 - 3245
  • [44] The Hardware Design of Parameter-Adjustable FIR Filter System
    Xu, Guosheng
    [J]. JOURNAL OF COMPUTERS, 2013, 8 (05) : 1371 - 1375
  • [45] Efficient Design and Implementation of Multiplierless FIR Filter
    Dangra, Komal H.
    Gawande, G. S.
    [J]. 2016 INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION CONTROL AND AUTOMATION (ICCUBEA), 2016,
  • [46] Algorithm and Architecture Design of a Hardware-Efficient Frame Rate Upconversion Engine
    Lee, Yu-Hsuan
    Huang, Meng-Ren
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (11) : 2553 - 2566
  • [47] Efficient design of different forms of FIR Filter
    Bharti, Deepshikha
    Gupta, Kumari Nidhi
    [J]. 2014 INTERNATIONAL CONFERENCE ON RECENT TRENDS IN INFORMATION TECHNOLOGY (ICRTIT), 2014,
  • [48] Design of a hardware-efficient floating-point multiplier with dynamic segmentation
    Tegazzini, Luca
    Di Meo, Gennaro
    De Caro, Davide
    Strollo, Antonio G. M.
    [J]. 2024 19TH CONFERENCE ON PH.D RESEARCH IN MICROELECTRONICS AND ELECTRONICS, PRIME 2024, 2024,
  • [49] Hardware-Efficient Filterbank Design for Fast Recursive MDST and IMDST Algorithms
    Lai, Shin-Chi
    Yeh, Yi-Ping
    Lei, Sheau-Fang
    [J]. 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 778 - 781
  • [50] Hardware-Efficient Design and Implementation of a Spiking Neural Model With Noisy Astrocyte
    Gholami, Morteza
    Karimi, Gholamreza
    Linares-Barranco, Bernabe
    [J]. IEEE ACCESS, 2023, 11 : 100180 - 100194