Hardware-efficient pipelined programmable FIR filter design

被引:3
|
作者
Chang, TS [1 ]
Jen, CW [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 30050, Taiwan
来源
关键词
D O I
10.1049/ip-cdt:20010726
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With the increasing demand for video-signal processing and transmission. high-speed programmable FIR filters are required for real-time processing. This paper presents a hardware-efficient pipelined FIR architecture with programmable coefficients. FIR operations are first reformulated into multi-bit DA form at an algorithm level. Then, at the architecture level, the (p, q) compressor, instead of Booth encoding or RAM implementation, is used for high-speed operation. Due to the simple architecture, we can easily pipeline the proposed FIR filter to the adder level and save up to half of the cost of previous designs without sacrificing performance. The presented design is useful for bit-parallel input design, which can save 36.7% of the area cost compared with previous approaches.
引用
收藏
页码:227 / 232
页数:6
相关论文
共 50 条
  • [31] FIR Filter Design Methodology for Hardware Optimized Implementation
    Mehboob, Rizwana
    Khan, Shoab A.
    Qamar, Rabia
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2009, 55 (03) : 1669 - 1673
  • [32] Designing Hardware-Efficient Fixed-Point FIR Filters in an Expanding Subexpression Space
    Yao, Chia-Yu
    Hsia, Wei-Chun
    Ho, Yung-Hsiang
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (01) : 202 - 212
  • [33] Hardware-Efficient Belief Propagation
    Liang, Chia-Kai
    Cheng, Chao-Chung
    Lai, Yen-Chieh
    Chen, Liang-Gee
    Chen, Homer H.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2011, 21 (05) : 525 - 537
  • [34] Design and Optimization of Hardware-Efficient Filters for Active Safety Algorithms
    Dlugosz, Rafal Tomasz
    Szulc, Michal
    Kolasa, Marta
    Skruch, Pawel
    Kogut, Krzysztof
    Markiewicz, Pawel
    Orlowski, Mateusz
    Rozewicz, Maciej
    Ryszka, Anna
    Sasin, Dominik
    Talaska, Tomasz
    [J]. SAE INTERNATIONAL JOURNAL OF PASSENGER CARS-ELECTRONIC AND ELECTRICAL SYSTEMS, 2015, 8 (01): : 41 - 50
  • [35] Hardware-Efficient Implementation of Half-Band IIR Filter for Interpolation and Decimation
    Jorgensen, I. H. H.
    Pracny, P.
    Bruun, E.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2013, 60 (12) : 892 - 896
  • [36] Design of Scalable Hardware-Efficient Compressive Sensing Image Sensors
    Leitner, Stefan
    Wang, Haibo
    Tragoudas, Spyros
    [J]. IEEE SENSORS JOURNAL, 2018, 18 (02) : 641 - 651
  • [37] Algorithm and Architecture Design of a Hardware-Efficient Image Dehazing Engine
    Lee, Yu-Hsuan
    Wu, Bo-Hua
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2019, 29 (07) : 2146 - 2161
  • [38] Hardware Efficient Fast FIR Filter Based on Karatsuba Algorithm
    Kyritsis, Evangelos
    Pekmestzi, Kiamal
    [J]. 2016 5TH INTERNATIONAL CONFERENCE ON MODERN CIRCUITS AND SYSTEMS TECHNOLOGIES (MOCAST), 2016,
  • [39] A Novel Hardware Efficient FIR Filter for Wireless Sensor Networks
    Xu, Cheng
    Yin, Su
    Qin, Yunchuan
    Zou, Hanzheng
    [J]. 2013 FIFTH INTERNATIONAL CONFERENCE ON UBIQUITOUS AND FUTURE NETWORKS (ICUFN), 2013, : 197 - 201
  • [40] A Hardware-Efficient Calibrator for SAR-Pipelined ADCs with a Layer-based Sharing Neural Network
    Chen, Min
    Xu, Nuo
    Zhao, Yutong
    Ye, Fan
    Ren, Junyan
    [J]. 2021 IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2021, : 125 - 128