Hardware-efficient pipelined programmable FIR filter design

被引:3
|
作者
Chang, TS [1 ]
Jen, CW [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 30050, Taiwan
来源
关键词
D O I
10.1049/ip-cdt:20010726
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With the increasing demand for video-signal processing and transmission. high-speed programmable FIR filters are required for real-time processing. This paper presents a hardware-efficient pipelined FIR architecture with programmable coefficients. FIR operations are first reformulated into multi-bit DA form at an algorithm level. Then, at the architecture level, the (p, q) compressor, instead of Booth encoding or RAM implementation, is used for high-speed operation. Due to the simple architecture, we can easily pipeline the proposed FIR filter to the adder level and save up to half of the cost of previous designs without sacrificing performance. The presented design is useful for bit-parallel input design, which can save 36.7% of the area cost compared with previous approaches.
引用
收藏
页码:227 / 232
页数:6
相关论文
共 50 条
  • [21] Reducing hardware requirement in FIR filter design
    Soderstrand, MA
    Johnson, LG
    Arichanthiran, H
    Hoque, MD
    Elangovan, R
    [J]. 2000 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, PROCEEDINGS, VOLS I-VI, 2000, : 3275 - 3278
  • [22] Hardware-efficient parallel structures for linear-phase FIR digital filter based on iterated short convolution algorithm
    Tian, Jing-Jing
    Li, Guang-Jun
    Li, Qiang
    [J]. Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2014, 36 (05): : 1151 - 1157
  • [23] Design of FIR Filter using Novel Pipelined Bypass Multiplier
    Krishnamurthy, Saranya
    Kannan, Ramani
    Yahya, Erman Azwan
    Bingi, Kishore
    [J]. 2017 IEEE 3RD INTERNATIONAL SYMPOSIUM IN ROBOTICS AND MANUFACTURING AUTOMATION (ROMA), 2017,
  • [24] Hardware-Efficient Belief Propagation
    Liang, Chia-Kai
    Cheng, Chao-Chung
    Lai, Yen-Chieh
    Chen, Liang-Gee
    Chen, Homer H.
    [J]. CVPR: 2009 IEEE CONFERENCE ON COMPUTER VISION AND PATTERN RECOGNITION, VOLS 1-4, 2009, : 80 - 87
  • [25] Design of hardware-efficient digital hearing aids using non-uniform MDFT filter banks
    Sakthivel Vellaisamy
    Elizabeth Elias
    [J]. Signal, Image and Video Processing, 2018, 12 : 1429 - 1436
  • [26] Design of hardware-efficient digital hearing aids using non-uniform MDFT filter banks
    Vellaisamy, Sakthivel
    Elias, Elizabeth
    [J]. SIGNAL IMAGE AND VIDEO PROCESSING, 2018, 12 (08) : 1429 - 1436
  • [27] Hardware-Efficient Seizure Detection
    Zhu, Bingzhao
    Shoaran, Mahsa
    [J]. CONFERENCE RECORD OF THE 2019 FIFTY-THIRD ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, 2019, : 2040 - 2043
  • [28] Efficient sparse FIR filter design
    Mattera, D
    Palmieri, F
    Haykin, S
    [J]. 2002 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I-IV, PROCEEDINGS, 2002, : 1537 - 1540
  • [29] FPGA-Based Efficient Programmable Polyphase FIR Filter
    陈禾
    熊承欢
    仲顺安
    王华
    [J]. Journal of Beijing Institute of Technology, 2005, (01) : 4 - 8
  • [30] FIR Filter Design Methodology for Hardware Optimized Implementation
    Mehboob, Rizwana
    Khan, Shoab A.
    Qamar, Rabia
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2009, 55 (03) : 1669 - 1673