FIR Filter Design Methodology for Hardware Optimized Implementation

被引:15
|
作者
Mehboob, Rizwana
Khan, Shoab A.
Qamar, Rabia
机构
[1] Computer Engineering Department, Center for Advanced Studies in Engineering (CASE), Islamabad
关键词
Bit Length; Optimization; Quantization; FIR Filter and Hardware Resources;
D O I
10.1109/TCE.2009.5278041
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a novel method of FIR filter design for optimized hardware implementation. The FIR filters are extensively employed in a variety of consumer devices like TVs, mobile phones and docking stations. The optimized implementations of FIR filter furnish high quality signal processing at reasonable cost. The paper first analyzes the effects of quantization on frequency response of a filter by successively reducing the number of bits in each coefficient. Empirical analysis of efficient quantization reveals a relationship between the number of bits, number of coefficients and the frequency response. The paper then presents a methodology for an optimized design of an FIR filter for hardware implementation. The proposed approach first designs a filter with certain parameters and then redesigns the same filter with tighter constraints resulting in higher filter order. The coefficients of the improved or over designed filter are then quantized successively with lesser number of bits by an iterative algorithm to a level where its frequency response matches to the original requirements. The synthesis results show that a significant reduction in hardware resources can be achieved using this methodology. The proposed approach has so far not been reported for reduction in hardware resources(1).
引用
收藏
页码:1669 / 1673
页数:5
相关论文
共 50 条
  • [1] FPGA hardware implementation of an RNS FIR digital filter
    Kaluri, K
    Leong, WF
    Tan, KH
    Johnson, L
    Soderstrand, M
    [J]. CONFERENCE RECORD OF THE THIRTY-FIFTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1 AND 2, 2001, : 1340 - 1344
  • [2] Reducing hardware requirement in FIR filter design
    Soderstrand, MA
    Johnson, LG
    Arichanthiran, H
    Hoque, MD
    Elangovan, R
    [J]. 2000 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, PROCEEDINGS, VOLS I-VI, 2000, : 3275 - 3278
  • [3] Design and implementation of a reconfigurable FIR filter
    Chen, KH
    Chiueh, TD
    [J]. PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV: DIGITAL SIGNAL PROCESSING-COMPUTER AIDED NETWORK DESIGN-ADVANCED TECHNOLOGY, 2003, : 205 - 208
  • [4] Higher order and optimized symmetric 2D FIR filter design and hardware architecture implementation using CSD-CSE
    Odugu, Venkata Krishna
    Rao, Janardhana
    Gade, Harish Babu
    Uppala, Appala Raju
    [J]. COMPUTERS & ELECTRICAL ENGINEERING, 2024, 119
  • [5] Optimized Design of FIR Filter Based on FPGA
    Fu, Qihui
    Zhang, Guoqin
    Wu, Xiushan
    Yan, Shubin
    [J]. 2020 4TH INTERNATIONAL CONFERENCE ON ELECTRICAL, AUTOMATION AND MECHANICAL ENGINEERING, 2020, 1626
  • [6] Design and Implementation of SORIGA-optimized Powers-oftwo FIR Filter on FPGA
    Chandra, Abhijit
    Chattopadhyay, Sudipta
    Ghosh, Beetan
    [J]. 2014 AASRI CONFERENCE ON CIRCUIT AND SIGNAL PROCESSING (CSP 2014), 2014, 9 : 51 - 56
  • [7] Efficient Design and Implementation of Multiplierless FIR Filter
    Dangra, Komal H.
    Gawande, G. S.
    [J]. 2016 INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION CONTROL AND AUTOMATION (ICCUBEA), 2016,
  • [8] The optimized design of FIR digital filter based on FPGA
    Zhang, Hongwei
    Duan, Xinwen
    [J]. MATERIAL SCIENCE, CIVIL ENGINEERING AND ARCHITECTURE SCIENCE, MECHANICAL ENGINEERING AND MANUFACTURING TECHNOLOGY II, 2014, 651-653 : 916 - 919
  • [9] Hardware Implementation of Parallel FIR Filter Using Modified Distributed Arithmetic
    Das, Gourishankar
    Maity, Krishanu
    Sau, Suman
    [J]. 2ND INTERNATIONAL CONFERENCE ON DATA SCIENCE AND BUSINESS ANALYTICS (ICDSBA 2018), 2018, : 40 - 44
  • [10] An Potential and Accommodative FIR Filter Layout Hardware Implementation Using Verilog
    Anu, C.
    Priya, T. Geetha
    [J]. 2014 IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2014), 2014, : 1077 - 1083