Cryogenic Characterization of 40nm CMOS for Quantum Control Applications

被引:0
|
作者
Mani, Aarthy [1 ]
Leong, Victor [2 ]
Anh Tuan Do [1 ]
机构
[1] ASTAR, IME, Singapore, Singapore
[2] ASTAR, IMRE, Singapore, Singapore
基金
新加坡国家研究基金会;
关键词
Cryogenic CMOS; quantum control & read-out;
D O I
10.1109/ISOCC59558.2023.10396083
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
CMOS circuits operating at cryogenic temperatures are gaining momentum as a promising approach for scaling up future quantum processors. However, standard SPICE models provided by the foundries do not accurately capture device behavior in cryogenic environments, thus hindering circuit design and optimization. Rigorous cryogenic characterization of CMOS devicesis required to capture their performance shift at very low temperatures. This work reports our 40nm CMOS transistor test chip and its preliminary characterization at 8 K. This serves as an important step towards developing efficient cyrogenic CMOS chip for quantum control applications.
引用
收藏
页码:3 / 4
页数:2
相关论文
共 50 条
  • [31] Improvement of the Process Overlay Control for sub 40nm DRAM
    Park, Sarohan
    Lee, Eun-Ha
    Shin, Eun-Kyoung
    Ryu, Yoon-Jung
    Shin, Hye-Jin
    Hwang, Seung-Hyun
    Lim, Hee-Youl
    Sun, Kyu-Tae
    Eom, Tae-Seung
    Kwak, Noh-Jung
    Park, Sung-Ki
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XXIV, 2010, 7638
  • [32] 40nm & 22nm Embedded Charge Trap Flash for Automotive Applications
    Pak, James
    Chen, Chun
    Chang, Kuo-Tung
    Shetty, Shiva
    Tu, Amy
    Neo, Jonas
    Singh, Pawan
    Amato, Stefano
    Givant, Amichai
    Thurgate, Tim
    Kim, Unsoon
    Kang, Inkuk
    Betser, Yoram
    Danon, Kobi
    Sun, Yu
    2018 IEEE 10TH INTERNATIONAL MEMORY WORKSHOP (IMW), 2018, : 121 - 124
  • [33] 40nm CMOS 0.35V-Optimized Standard Cell Libraries for Ultra-Low Power Applications
    Abouzeid, Fady
    Clerc, Sylvain
    Firmin, Fabian
    Renaudin, Marc
    Sas, Tiempo
    Sicard, Gilles
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2011, 16 (03)
  • [34] A 1800μm2, 953Gbps/W AES Accelerator for IoT Applications in 40nm CMOS
    Lan, Jingjing
    Nambiar, Vishnu P.
    Wong, Ming Ming
    Li, Fei
    Gao, Yuan
    Chai, Kevin Tshun Chuan
    Anh Tuan Do
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 2433 - 2437
  • [35] A Low-Power, Regulated Cascode, Low Noise Amplifier in 40nm CMOS for Millimeter-Wave Applications
    Lian, Xia-Meng
    Hong, Peng-Li
    Mo, Ting-Ting
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 909 - 911
  • [36] 40nm CMOS工艺电感及变压器性能研究
    刘林林
    王全
    电子技术, 2021, 50 (07) : 20 - 22
  • [37] Deep-Cryogenic Voltage References in 40-nm CMOS
    Homulle, Harald
    Sebastiano, Fabio
    Charbon, Edoardo
    IEEE SOLID-STATE CIRCUITS LETTERS, 2018, 1 (05): : 110 - 113
  • [38] 基于40nm CMOS工艺电路的NBTI退化表征方法
    卿健
    王燕玲
    李小进
    石艳玲
    陈寿面
    胡少坚
    半导体技术, 2019, 44 (04) : 302 - 306
  • [39] SAW-less Software-Defined Radio Transceivers in 40nm CMOS
    Craninckx, Jan
    Borremans, Jonathan
    Ingels, Mark
    2011 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2011,
  • [40] A 0.3V-to-1.1V Standard Cell Library in 40nm CMOS
    Li, Jintao
    Liu, Ming
    Chen, Hong
    Wang, Zhihua
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,