Cryogenic Characterization of 40nm CMOS for Quantum Control Applications

被引:0
|
作者
Mani, Aarthy [1 ]
Leong, Victor [2 ]
Anh Tuan Do [1 ]
机构
[1] ASTAR, IME, Singapore, Singapore
[2] ASTAR, IMRE, Singapore, Singapore
基金
新加坡国家研究基金会;
关键词
Cryogenic CMOS; quantum control & read-out;
D O I
10.1109/ISOCC59558.2023.10396083
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
CMOS circuits operating at cryogenic temperatures are gaining momentum as a promising approach for scaling up future quantum processors. However, standard SPICE models provided by the foundries do not accurately capture device behavior in cryogenic environments, thus hindering circuit design and optimization. Rigorous cryogenic characterization of CMOS devicesis required to capture their performance shift at very low temperatures. This work reports our 40nm CMOS transistor test chip and its preliminary characterization at 8 K. This serves as an important step towards developing efficient cyrogenic CMOS chip for quantum control applications.
引用
收藏
页码:3 / 4
页数:2
相关论文
共 50 条
  • [41] 基于40nm CMOS工艺的高速SAR ADC的设计
    魏祎
    电子产品世界, 2018, 25 (03) : 61 - 64
  • [42] An 8Gbps Discrete Time Linear Equalizer in 40nm CMOS Technology
    Ismail, Ahmed
    Ibrahim, Sameh
    Dessouky, Mohamed
    2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,
  • [43] A Low Power TDC with 0.5ps Resolution for ADPLL in 40nm CMOS
    Liu, Xusong
    Ma, Lei
    Xiang, Junhui
    Yan, Na
    Xie, Haolv
    Cai, Xiaowei
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [44] A 120GHz Frequency Tripler with Improved Output Power in 40nm CMOS
    Cui, Han
    Xu, Leijun
    2020 IEEE 2ND INTERNATIONAL CONFERENCE ON CIRCUITS AND SYSTEMS (ICCS 2020), 2020, : 55 - 58
  • [45] A Transformer-Coupled True-RMS Power Detector in 40nm CMOS
    Francois, Brecht
    Reynaert, Patrick
    2014 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2014, 57 : 62 - +
  • [46] Lithography Aware Statistical Context Characterization of 40nm Logic Cells
    Rubin, Mark E.
    Kobayashi, Naohiro
    Yanagihara, Toshiaki
    DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION III, 2009, 7275
  • [47] Schottky diodes in 40nm bulk CMOS for 1310nm high-speed optical receivers
    Diets, Wouter
    Steyaert, Michiel
    Tavernier, Filip
    2017 OPTICAL FIBER COMMUNICATIONS CONFERENCE AND EXHIBITION (OFC), 2017,
  • [48] Characterization and Modeling of 22 nm FDSOI Cryogenic RF CMOS
    Chakraborty, Wriddhi
    Aabrar, Khandker Akif
    Gomez, Jorge
    Saligram, Rakshith
    Raychowdhury, Arijit
    Fay, Patrick
    Datta, Suman
    IEEE JOURNAL ON EXPLORATORY SOLID-STATE COMPUTATIONAL DEVICES AND CIRCUITS, 2021, 7 (02): : 184 - 192
  • [49] Cryogenic characterization of 180 nm CMOS technology at 100 mK
    Huang, R. G.
    Gnani, D.
    Grace, C.
    Kolomensky, Yu G.
    Mei, Y.
    Papadopoulou, A.
    JOURNAL OF INSTRUMENTATION, 2020, 15 (06)
  • [50] A 40nm CMOS Single-Ended Switch-Capacitor Harmonic-Rejection Power Amplifier for ZigBee Applications
    Huang, Chenxi
    Chen, Yongdong
    Zhang, Tong
    Sathe, Visvesh
    Rudell, Jacques C.
    2016 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2016, : 214 - 217