A Dual-Chip Heterogeneous Packaging Power Device By 2.5D Fan-out Panel Level Packaging (2.5D FOPLP)

被引:0
|
作者
Zhu, Jianfang [1 ]
Shao, Dongdong [1 ]
Ding, Kunpeng [1 ]
机构
[1] Shenzhen Siptory Technol Co Ltd, Shenzhen, Peoples R China
关键词
FOPLP; multi-chip packaging; heterogeneous;
D O I
10.1109/ICEPT63120.2024.10668545
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Compared to wafer level packaging (WLP), the current FOPLP technology has better performance in small area chips such as power devices, sensor chips, and RF chips, with advantages in conductivity, heat dissipation, and cost. At present, the FOPLP technology for single-chip packaging power devices has become relatively mature. The research on the application of existing FOPLP technology in multi-chip heterogeneous packaging power devices is receiving increasing attention. In this article, a dual-chip heterogeneous packaging power device MOSFET & GaN was devised and achieved based on 2.5D FOPLP technology using epoxy molding compound (EMC) dielectric layer instead of silicon interposer. Simultaneously realizing the signal conduction between chips and signal interconnection of the entire device through laser vias based on EMC dielectric layer. Compared to traditional wire bonding, the volume of this device based on FOPLP technology has been reduced by about 40%, the static drain-source on-resistance (RDS(on)) of device based on 2.5D FOPLP technology was reduced by about 10%. Hence, the device based on FOPLP can bring significant improvements in integration, heat dissipation performance, and electrical connection, improving the overall electrical performance of multi-chip heterogeneous packaging power devices.
引用
收藏
页数:3
相关论文
共 50 条
  • [21] Effects of Temperature on the Adhesive Performance of High Tg Underfill in 2.5D Heterogeneous Integrated Packaging
    Zhao, Guolin
    Yang, Yuanyuan
    Peng, Xiaohui
    Wu, Houya
    Lin, Haoliang
    Li, Gang
    Zhu, Pengli
    Sun, Rong
    Wong, Chingping
    Zhu, Wenhui
    IEEE 72ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2022), 2022, : 2275 - 2280
  • [22] Chip-Last Fan-Out Pan-Level(RDL-First) Packaging (FOPLP) for Heterogeneous Integration
    1600, IMAPS-International Microelectronics and Packaging Society (48):
  • [23] Process Development of Fan-Out interposer with Multi-layer RDL for 2.5D System in Package
    Hsiang-Yao, Hsiao
    Wee, David Ho Soon
    Lim, Simon Siak Boon
    Chong, Ser Choong
    Lim, Sharon P. S.
    Chong, Chai Tai
    2018 IEEE 20TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2018, : 406 - 410
  • [24] Novel 2.5D RDL Interposer Packaging: A Key Enabler for the New Era of Heterogenous Chip Integration
    Kim, Min Jung
    Lee, Seok Hyun
    Suk, Kyoung Lim
    Jang, Jae Gwon
    Jeon, Gwang-Jae
    Choi, Ju-il
    Yun, Hyo Jin
    Hong, Jongpa
    Choi, Ju-Yeon
    Lee, Won Jae
    Jung, SukHyun
    Choi, Won Kyoung
    Kim, Dae-Woo
    IEEE 71ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2021), 2021, : 321 - 326
  • [25] Heterogeneous Integration of Diamond-on-Chip-on-Interposer for High-Performance Thermal Management in Supercomputing 2.5D Chiplets Packaging
    Tao, Zeming
    Xu, Ningning
    Wu, Yixiong
    Zhong, Yi
    Yu, Daquan
    2024 25TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2024,
  • [26] Fan-out Wafer and Panel Level Packaging - A Platform for 3D Integration
    Braun, Tania
    Becker, Karl-Friedrich
    Topper, Michael
    Aschenbrenner, Rolf
    Schneider-Ramelow, Martin
    2021 5TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE (EDTM), 2021,
  • [27] Thermal Performance of 2.5D Packaging with the Through Glass Via (TGV) Interposer
    Zhao, Jin
    Qin, Fei
    Chen, Zuohuan
    Yu, Daquan
    2023 24TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2023,
  • [28] Feasibility Study of Fan-Out Panel-Level Packaging for Heterogeneous Integrations
    Ko, Cheng-Ta
    Yang, Henry
    Lau, John H.
    Li, Ming
    Lin, Curry
    Chang, Chieh-Lin
    Pan, Jhih-Yuan
    Wu, Hsing-Hui
    Xu, Iris
    Chen, Tony
    Li, Zhang
    Tan, Kim Hwee
    Lo, Penny
    So, R.
    Chen, Y. H.
    Fan, Nelson
    Kuah, Eric
    Lin, Marc
    Cheung, Y. M.
    Ng, Eric
    Xi, Cao
    Beica, Rozalia
    Lim, Sze Pei
    Lee, N. C.
    Tao, Mian
    Lo, Jeffery
    Lee, Ricky
    2019 IEEE 69TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2019, : 14 - 20
  • [29] HCAPP: Scalable Power Control for Heterogeneous 2.5D Integrated Systems
    Straube, Kramer
    Lowe-Power, Jason
    Nitta, Christopher
    Farrens, Matthew
    Akella, Venkatesh
    PROCEEDINGS OF THE 49TH INTERNATIONAL CONFERENCE ON PARALLEL PROCESSING, ICPP 2020, 2020,
  • [30] Development of 500mmx500mm Fan-out panel level packaging for heterogeneous chip integration
    Chen, Lijun
    Sun, Xuyan
    Chen, Feng
    2020 21ST INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2020,