A Dual-Chip Heterogeneous Packaging Power Device By 2.5D Fan-out Panel Level Packaging (2.5D FOPLP)

被引:0
|
作者
Zhu, Jianfang [1 ]
Shao, Dongdong [1 ]
Ding, Kunpeng [1 ]
机构
[1] Shenzhen Siptory Technol Co Ltd, Shenzhen, Peoples R China
关键词
FOPLP; multi-chip packaging; heterogeneous;
D O I
10.1109/ICEPT63120.2024.10668545
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Compared to wafer level packaging (WLP), the current FOPLP technology has better performance in small area chips such as power devices, sensor chips, and RF chips, with advantages in conductivity, heat dissipation, and cost. At present, the FOPLP technology for single-chip packaging power devices has become relatively mature. The research on the application of existing FOPLP technology in multi-chip heterogeneous packaging power devices is receiving increasing attention. In this article, a dual-chip heterogeneous packaging power device MOSFET & GaN was devised and achieved based on 2.5D FOPLP technology using epoxy molding compound (EMC) dielectric layer instead of silicon interposer. Simultaneously realizing the signal conduction between chips and signal interconnection of the entire device through laser vias based on EMC dielectric layer. Compared to traditional wire bonding, the volume of this device based on FOPLP technology has been reduced by about 40%, the static drain-source on-resistance (RDS(on)) of device based on 2.5D FOPLP technology was reduced by about 10%. Hence, the device based on FOPLP can bring significant improvements in integration, heat dissipation performance, and electrical connection, improving the overall electrical performance of multi-chip heterogeneous packaging power devices.
引用
收藏
页数:3
相关论文
共 50 条
  • [31] Fine RDL patterning technology for heterogeneous packages in fan-out panel level packaging
    Kim, Youngmin
    Jeon, Yoon Young
    Lee, Sangyun
    Lee, Hyun-Dong
    Lee, Changbo
    Kim, Minju
    Oh, Joon Seok
    IEEE 71ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2021), 2021, : 717 - 722
  • [32] Simulation of Micro-bump Interconnections Failure Analysis for 2.5D IC Packaging
    Lan, Jia-Shen
    Wu, Mei-Ling
    2016 17TH INTERNATIONAL CONFERENCE ON THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICROELECTRONICS AND MICROSYSTEMS (EUROSIME), 2016,
  • [33] Panel-Level Fan-Out RDL-First Packaging for Heterogeneous Integration
    Lau, John H.
    Ko, Cheng-Ta
    Yang, Kai-Ming
    Peng, Chia-Yu
    Xia, Tim
    Lin, Puru Bruce
    Chen, J. J.
    Huang, Patrick Po-Chun
    Liu, Hsing-Ning
    Tseng, Tzyy-Jang
    Lin, Eagle
    Chang, Leo
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2020, 10 (07): : 1125 - 1137
  • [34] Fan-Out RDL-first Panel-Level Packaging for Heterogeneous Integration
    Lau, John H.
    Ko, Cheng-Ta
    Yang, Kai-Ming
    Peng, Chia-Yu
    Xia, Tim
    Lin, Puru Bruce
    Chen, J. J.
    Huang, Po-Chun
    Liu, Hsing Ning
    Tseng, Tzvy-Jang
    2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020), 2020, : 339 - 347
  • [35] FAN-OUT WAFER-LEVEL PACKAGING FOR 3D IC HETEROGENEOUS INTEGRATION
    Lau, John H.
    2018 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2018,
  • [36] 600mm Fan-Out Panel Level Packaging (FOPLP) As A Scale Up Alternative to 300mm Fan-Out Wafer Level Packaging (FOWLP) with 6-Sided Die Protection
    Lim, Jacinta Aman
    Park, Yun-Mook
    De Vera, Edil
    Kim, Byung-Cheol
    Dunlap, Brett
    IEEE 71ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2021), 2021, : 1063 - 1069
  • [37] 2.5D/3D Packaging and Reliability: New Frontiers, Old Paradigms, and Opportunities (Invited)
    Mysore, Kaushik
    2024 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, IRPS 2024, 2024,
  • [38] Hierarchical Layout Synthesis and Design Automation for 2.5D Heterogeneous Multi-Chip Power Modules
    Al Razi, Imam
    Le, Quang
    Mantooth, H. Alan
    Peng, Yarui
    2019 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2019, : 2257 - 2263
  • [39] Mechanism of Moldable Underfill (MUF) Process for RDL-1st Fan-Out Panel Level Packaging (FOPLP)
    Bu, Lin
    Che, F. X.
    Rao, Vempati Srinivasa
    Zhang, Xiaowu
    2019 IEEE 69TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2019, : 1152 - 1158
  • [40] Fanout Flipchip eWLB (embedded Wafer Level Ball Grid Array) Technology as 2.5D Packaging Solutions
    Yoon, Seung Wook
    Tang, Patrick
    Emigh, Roger
    Lin, Yaojian
    Marimuthu, Pandi C.
    Pendse, Raj
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 1855 - 1860