共 50 条
- [41] Development of an Ultra High Density Electrical Interposer for 2.5D Co-Packaging of a Silicon Photonic MEMs Chip 2023 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE, 3DIC, 2023,
- [42] Thermal cycling test and simulation of fan-out chip-last panel-level packaging for heterogeneous integration Journal of Microelectronics and Electronic Packaging, 2021, 18 (02): : 29
- [45] Design, Simulation, and Process Development for 2.5D TSV Interposer for High Performance Processer Packaging 2013 IEEE 3RD CPMT SYMPOSIUM JAPAN (ICSJ 2013), 2013,
- [46] Development of high performance 2.5D packaging using glass interposer with through glass vias Journal of Materials Science: Materials in Electronics, 2023, 34
- [47] Study on Opto-Mechatronic Hybrid Integration Technology Based on 2.5D advanced Packaging 2024 25TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2024,
- [48] Supercarrier Redistribution Layers to Realize Ultra Large 2.5D Wafer Scale Packaging by CoWoS 2023 IEEE 73RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC, 2023, : 510 - 514
- [49] Chiplet-based System PSI Optimization for 2.5D/3D Advanced Packaging Implementation IEEE 72ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2022), 2022, : 12 - 17
- [50] Low COO PVD solutions addressing 2.5D and 3D TSV packaging challenges. 2012 35TH IEEE/CPMT INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM (IEMT), 2012,