A Dual-Chip Heterogeneous Packaging Power Device By 2.5D Fan-out Panel Level Packaging (2.5D FOPLP)

被引:0
|
作者
Zhu, Jianfang [1 ]
Shao, Dongdong [1 ]
Ding, Kunpeng [1 ]
机构
[1] Shenzhen Siptory Technol Co Ltd, Shenzhen, Peoples R China
关键词
FOPLP; multi-chip packaging; heterogeneous;
D O I
10.1109/ICEPT63120.2024.10668545
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Compared to wafer level packaging (WLP), the current FOPLP technology has better performance in small area chips such as power devices, sensor chips, and RF chips, with advantages in conductivity, heat dissipation, and cost. At present, the FOPLP technology for single-chip packaging power devices has become relatively mature. The research on the application of existing FOPLP technology in multi-chip heterogeneous packaging power devices is receiving increasing attention. In this article, a dual-chip heterogeneous packaging power device MOSFET & GaN was devised and achieved based on 2.5D FOPLP technology using epoxy molding compound (EMC) dielectric layer instead of silicon interposer. Simultaneously realizing the signal conduction between chips and signal interconnection of the entire device through laser vias based on EMC dielectric layer. Compared to traditional wire bonding, the volume of this device based on FOPLP technology has been reduced by about 40%, the static drain-source on-resistance (RDS(on)) of device based on 2.5D FOPLP technology was reduced by about 10%. Hence, the device based on FOPLP can bring significant improvements in integration, heat dissipation performance, and electrical connection, improving the overall electrical performance of multi-chip heterogeneous packaging power devices.
引用
收藏
页数:3
相关论文
共 50 条
  • [41] Development of an Ultra High Density Electrical Interposer for 2.5D Co-Packaging of a Silicon Photonic MEMs Chip
    Mallik, Arun Kumar
    Lee, Jun Su
    Collins, Sean
    He, Xiyun
    Morrissey, Padraic E.
    O'Brien, Peter
    2023 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE, 3DIC, 2023,
  • [42] Thermal cycling test and simulation of fan-out chip-last panel-level packaging for heterogeneous integration
    Lau J.H.
    Ko C.-T.
    Peng C.-Y.
    Yang K.-M.
    Xia T.
    Lin P.B.
    Chen J.-J.
    Huang P.-C.
    Tseng T.-J.
    Lin E.
    Chang L.
    Lin C.
    Fan Y.-J.
    Liu H.-N.
    Lu W.
    Journal of Microelectronics and Electronic Packaging, 2021, 18 (02): : 29
  • [43] Development of high performance 2.5D packaging using glass interposer with through glass vias
    Zhao, Jin
    Chen, Zuohuan
    Qin, Fei
    Yu, Daquan
    JOURNAL OF MATERIALS SCIENCE-MATERIALS IN ELECTRONICS, 2023, 34 (25)
  • [44] The development of effective model for thermal conduction analysis for 2.5D packaging using TSV interposer
    Ma, He
    Yu, Daquan
    Wang, Jun
    MICROELECTRONICS RELIABILITY, 2014, 54 (02) : 425 - 434
  • [45] Design, Simulation, and Process Development for 2.5D TSV Interposer for High Performance Processer Packaging
    Ren, Xiaoli
    Xue, Kai
    Jiang, Feng
    Wang, Qibing
    Ping, Ye
    Pang, Cheng
    Liu, Haiyan
    Xu, Cheng
    Yu, Daquan
    Shangguan, Dongkai
    2013 IEEE 3RD CPMT SYMPOSIUM JAPAN (ICSJ 2013), 2013,
  • [46] Development of high performance 2.5D packaging using glass interposer with through glass vias
    Jin Zhao
    Zuohuan Chen
    Fei Qin
    Daquan Yu
    Journal of Materials Science: Materials in Electronics, 2023, 34
  • [47] Study on Opto-Mechatronic Hybrid Integration Technology Based on 2.5D advanced Packaging
    Yan, Congying
    Ruan, Yong
    Teng, Jiao
    Wu, Yu
    Zhou, Yuankai
    Hou, Fulei
    Hou, Wenjun
    2024 25TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2024,
  • [48] Supercarrier Redistribution Layers to Realize Ultra Large 2.5D Wafer Scale Packaging by CoWoS
    Hou, S. Y.
    Lee, Chien Hsun
    Wang, Tsung-Ding
    Hou, Hao Cheng
    Hu, Hsieh-Pin
    2023 IEEE 73RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC, 2023, : 510 - 514
  • [49] Chiplet-based System PSI Optimization for 2.5D/3D Advanced Packaging Implementation
    Hwang, Yoonjae
    Moon, Sungwook
    Nam, Seungki
    HoonAhn, Jeong
    IEEE 72ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2022), 2022, : 12 - 17
  • [50] Low COO PVD solutions addressing 2.5D and 3D TSV packaging challenges.
    Auer, Hans
    Hirscher, Hans
    Desjardins, Patrick
    Weichart, Juergen
    2012 35TH IEEE/CPMT INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM (IEMT), 2012,