A Dual-Chip Heterogeneous Packaging Power Device By 2.5D Fan-out Panel Level Packaging (2.5D FOPLP)

被引:0
|
作者
Zhu, Jianfang [1 ]
Shao, Dongdong [1 ]
Ding, Kunpeng [1 ]
机构
[1] Shenzhen Siptory Technol Co Ltd, Shenzhen, Peoples R China
关键词
FOPLP; multi-chip packaging; heterogeneous;
D O I
10.1109/ICEPT63120.2024.10668545
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Compared to wafer level packaging (WLP), the current FOPLP technology has better performance in small area chips such as power devices, sensor chips, and RF chips, with advantages in conductivity, heat dissipation, and cost. At present, the FOPLP technology for single-chip packaging power devices has become relatively mature. The research on the application of existing FOPLP technology in multi-chip heterogeneous packaging power devices is receiving increasing attention. In this article, a dual-chip heterogeneous packaging power device MOSFET & GaN was devised and achieved based on 2.5D FOPLP technology using epoxy molding compound (EMC) dielectric layer instead of silicon interposer. Simultaneously realizing the signal conduction between chips and signal interconnection of the entire device through laser vias based on EMC dielectric layer. Compared to traditional wire bonding, the volume of this device based on FOPLP technology has been reduced by about 40%, the static drain-source on-resistance (RDS(on)) of device based on 2.5D FOPLP technology was reduced by about 10%. Hence, the device based on FOPLP can bring significant improvements in integration, heat dissipation performance, and electrical connection, improving the overall electrical performance of multi-chip heterogeneous packaging power devices.
引用
收藏
页数:3
相关论文
共 50 条
  • [11] Fan-Out Wafer and Panel Level Packaging as Packaging Platform for Heterogeneous Integration
    Braun, Tanja
    Becker, Karl-Friedrich
    Hoelck, Ole
    Voges, Steve
    Kahle, Ruben
    Dreissigacker, Marc
    Schneider-Ramelow, Martin
    MICROMACHINES, 2019, 10 (05)
  • [12] Fine Pitch Cu to Cu interconnects for 2.5D Packaging
    Xie, Ling
    Chong, Ser Choong
    2018 IEEE 20TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2018, : 321 - 325
  • [13] Solution to Optimize Warpage performance for 2.5D Fanout Packaging
    Jiang, Yue
    Chen, Yang
    Hu, Fengtian
    Han, Dong
    Fang, Jianmin
    Li, Guangyao
    Ouyang, Keqing
    2023 24TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2023,
  • [14] Chip-First Fan-Out Panel-Level Packaging for Heterogeneous Integration
    Ko, Cheng-Ta
    Yang, Henry
    Lau, John
    Li, Ming
    Li, Margie
    Lin, Curry
    Lin, J. W.
    Chen, Tony
    Xu, Iris
    Chang, Chieh-Lin
    Pan, Jhih-Yuan
    Wu, Hsing-Hui
    Yong, Qing Xiang
    Fan, Nelson
    Kuah, Eric
    Li, Zhang
    Tan, Kim Hwee
    Cheung, Y. M.
    Ng, Eric
    Kai, Wu
    Hao, Ji
    Beica, Rozalia
    Lin, Marc
    Chen, Y. H.
    Cheng, Zhong
    Wee, Koh Sau
    Ran, Jiang
    Xi, Cao
    Lim, Sze Pei
    Lee, N. C.
    Tao, Mian
    Lo, Jeffery
    Lee, Ricky
    2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 355 - 363
  • [15] 2.5D packaging solution - from concept to platform qualification
    Oswald, Jens
    Goetze, Christian
    Gao, Shan
    Gong, ShunQiang
    Tan, Juan Boon
    Reed, Rick
    Kim, YoungRae
    2015 IEEE 17TH ELECTRONICS PACKAGING AND TECHNOLOGY CONFERENCE (EPTC), 2015,
  • [16] Chip-First Fan-Out Panel-Level Packaging for Heterogeneous Integration
    Ko, Cheng-Ta
    Yang, Henry
    Lau, John H.
    Li, Ming
    Li, Margie
    Lin, Curry
    Lin, J. W.
    Chen, Tony
    Xu, Iris
    Chang, Chieh-Lin
    Pan, Jhih-Yuan
    Wu, Hsing-Hui
    Yong, Qing Xiang
    Fan, Nelson
    Kuah, Eric
    Li, Zhang
    Tan, Kim Hwee
    Cheung, Yiu-Ming
    Ng, Eric
    Kai, Wu
    Hao, Ji
    Beica, Rozalia
    Lin, Marc
    Chen, Yu-Hua
    Cheng, Zhong
    Wee, Koh Sau
    Ran, Jiang
    Xi, Cao
    Lim, Sze Pei
    Lee, N. C.
    Tao, Mian
    Lo, Jeffery
    Lee, Ricky S. W.
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2018, 8 (09): : 1561 - 1572
  • [17] Novel TSV Process Technologies for 2.5D/3D Packaging
    Morikawa, Y.
    Murayama, T.
    Sakuishi, T.
    Suzuki, A.
    Nakamuta, Y.
    Suu, K.
    2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 1697 - 1699
  • [18] Die Shift on Chip First Panel Level Fan-out Packaging
    Huo, Yan
    Chen, Li
    Zhou, Wenwu
    2024 25TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2024,
  • [19] Reliability of Chip-Last Fan-Out Panel-Level Packaging for Heterogeneous Integration
    Lau, John H.
    Ko, Cheng-Ta
    Peng, Chia-Yu
    Yang, Kai-Ming
    Xia, Tim
    Lin, Puru Bruce
    Chen, Jean-Jou
    Huang, Po-Chun
    Tseng, Tzvy-Jang
    Lin, Eagle
    Chang, Leo
    Lin, Curry
    Fan, Yan-Jun
    Liu, Hsing-Ning
    Lu, Winnie
    IEEE 71ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2021), 2021, : 359 - 364
  • [20] Opportunities and Challenges of 2.5D Packaging in the AI Data Center Era
    Hou, Shang Y.
    2023 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI-TSA/VLSI-DAT, 2023,