Thermal-Aware Test Scheduling with Floor planning for Three-Dimensional Stacked Integrated Circuit

被引:0
|
作者
Patmanathan, Ganesan [1 ]
Ooi, Chia Yee [1 ]
Ismail, Nordinah [1 ]
Aid, Siti Rahmah [1 ]
机构
[1] Univ Technol Malaysia, Malaysia Japan Int Inst Technol, Dept Elect Syst Engn, Kuala Lumpur, Malaysia
关键词
3D-SIC; test scheduling; test time; floor planning; thermal-aware; OPTIMIZATION;
D O I
10.1109/ICSE62991.2024.10681395
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Testing a three-dimensional stacked integrated circuit (3D-SIC) remains a challenging problem, as generating an optimized test schedule to minimize test time is complicated due to the numerous variables involved. Accessing upper dies is only feasible through the bottom die, necessitating the extension of Test Access Mechanisms (TAMs) via Through-Silicon Vias (TSVs). Limited primary I/O pins, TSVs, and TAM width require efficient resource allocation. Thermal management is crucial due to high core power consumption and uneven distribution, which pose the risk of overheating. Advanced concurrent test scheduling is essential to effectively allocate resources and maintain power and temperature limits. This research proposes thermal-aware test scheduling optimization combined with floor planning for 3D-SICs, aiming to minimize test schedule time while addressing resource and power constraints. Experimental results using several ITC'02 benchmark circuits demonstrate an average estimated improvement of 0.2% in test schedule time when utilizing test scheduling with floor planning compared to test scheduling without floor planning.
引用
收藏
页码:171 / 174
页数:4
相关论文
共 50 条
  • [31] Thermal-aware test scheduling and hot spot temperature minimization for core-based systems
    Liu, CS
    Veeraraghavan, K
    Iyengar, V
    DFT 2005: 20TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, 2005, : 552 - 560
  • [32] Thermal-aware test scheduling using network-on-chip under multiple clock rates
    Salamy, Hassan
    Harmanani, Haidar M.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2013, 100 (03) : 408 - 424
  • [33] Thermal-Aware Test Scheduling for Core-based SoC in an Abort-on-First-Fail Test Environment
    He, Zhiyuan
    Peng, Zebo
    Eles, Petru
    PROCEEDINGS OF THE 2009 12TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN, ARCHITECTURES, METHODS AND TOOLS, 2009, : 239 - 246
  • [34] The carbon nanotube integrated circuit goes three-dimensional
    Wilson, Mark
    PHYSICS TODAY, 2017, 70 (09) : 14 - 16
  • [35] Three-dimensional integrated circuit using printed electronics
    Huebler, A. C.
    Schmidt, G. C.
    Kempa, H.
    Reuter, K.
    Hambsch, M.
    Bellmann, M.
    ORGANIC ELECTRONICS, 2011, 12 (03) : 419 - 423
  • [36] Thermal Effects of Three Dimensional Integrated Circuit Stacks
    Chen, C. L.
    Chen, C. K.
    Burns, J. A.
    Yost, D-R
    Warner, K.
    Knecht, J. M.
    Wyatt, P. W.
    Shibles, D. A.
    Keast, C. L.
    2007 IEEE INTERNATIONAL SOI CONFERENCE PROCEEDINGS, 2007, : 79 - 80
  • [37] Thermal-Aware Task Allocation, Memory Mapping, and Task Scheduling for 3D Stacked Memory and Processor Architecture
    Cheng, Wei-Kai
    Hsu, Ting-Wei
    2013 IEEE TENCON SPRING CONFERENCE, 2013, : 95 - 98
  • [38] Advanced Integrated Circuit Three Dimensional Stacked Package and its Key Technology
    Zheng, Jianyong
    Zhang, Zhisheng
    Shi, Jinfei
    Sun, Tongsheng
    PROCEEDINGS OF THE SECOND INTERNATIONAL CONFERENCE ON MODELLING AND SIMULATION (ICMS2009), VOL 6, 2009, : 236 - 241
  • [39] Impact of thinning stacked dies on the thermal resistance of bump-bonded three-dimensional integrated circuits
    Melamed, Samson
    Watanabe, Naoya
    Nemoto, Shunsuke
    Shimamoto, Haruo
    Kikuchi, Katsuya
    Aoyagi, Masahiro
    MICROELECTRONICS RELIABILITY, 2016, 67 : 2 - 8
  • [40] INTEGRATED MICROCHANNEL COOLING IN A THREE DIMENSIONAL INTEGRATED CIRCUIT A Thermal Management
    Wang, Kang-Jia
    Pan, Zhong-Liang
    THERMAL SCIENCE, 2016, 20 (03): : 899 - 902