Impact of thinning stacked dies on the thermal resistance of bump-bonded three-dimensional integrated circuits

被引:2
|
作者
Melamed, Samson [1 ]
Watanabe, Naoya [1 ]
Nemoto, Shunsuke [1 ]
Shimamoto, Haruo [1 ]
Kikuchi, Katsuya [1 ]
Aoyagi, Masahiro [1 ]
机构
[1] Natl Inst Adv Ind Sci & Technol, Cent 1, 1-1-1 Umezono, Tsukuba, Ibaraki 3058560, Japan
基金
日本学术振兴会;
关键词
3DIC; Die thinning; Thermal resistance; Integrated circuit;
D O I
10.1016/j.microrel.2016.08.015
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In three-dimensional integrated circuits (3DICs) aggressive wafer-thinning can lead to large thermal gradients, including spikes in individual device temperatures. In a non-thinned circuit, the large bulk silicon wafer on which devices are built works as a very good thermal conductor, enabling heat to diffuse laterally. In this paper we experimentally examine the thermal resistance from an active on-chip heater to the heatsink in a two-tier bump-bonded 3D stacked system. A simplified structure is introduced to enable such measurements without the time and cost associated with the full fabrication of such a system. Die thinning is seen to have a pronounced effect on the thermal response, which can adversely affect system reliability. Thinning the top tier from 725 mu m to 20 mu m resulted in a nearly 4 times increase in the normalized temperature rise of the heater of our test chip. (C) 2016 Elsevier Ltd. All rights reserved.
引用
收藏
页码:2 / 8
页数:7
相关论文
共 50 条
  • [1] Thermal impact of extreme die thinning in bump-bonded three-dimensional integrated circuits
    Melamed, Samson
    Watanabe, Naoya
    Nemoto, Shunsuke
    Shimamoto, Haruo
    Kikuchi, Katsuya
    Aoyagi, Masahiro
    MICROELECTRONICS RELIABILITY, 2017, 79 : 380 - 386
  • [2] Investigation into the Thermal Effects of Thinning Stacked Dies in Three-Dimensional Integrated Circuits
    Melamed, Samson
    Watanabe, Naoya
    Nemoto, Shunsuke
    Kikuchi, Katsuya
    Aoyagi, Masahiro
    2015 21ST INTERNATIONAL WORKSHOP ON THERMAL INVESTIGATIONS OF ICS AND SYSTEMS (THERMINIC), 2015,
  • [3] Special Issue on Testing of Three-Dimensional Stacked Integrated Circuits
    Agrawal, Vishwani D.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2012, 28 (01): : 1 - 1
  • [4] Experimental and Numerical Investigation of Interdie Thermal Resistance in Three-Dimensional Integrated Circuits
    Choobineh, Leila
    Jones, Jared
    Jain, Ankur
    JOURNAL OF ELECTRONIC PACKAGING, 2017, 139 (02)
  • [5] Three-dimensional integrated circuits
    Topol, Anna W.
    La Tulipe Jr., Douglas C.
    Shi, Leathen
    Frank, David J.
    Bernstein, Kerry
    Steen, Steven E.
    Kumar, Arvind
    Singco, Gilbert U.
    Young, Albert M.
    Guarini, Kathryn W.
    Ieong, Meikei
    IBM Journal of Research and Development, 2006, 50 (4-5): : 491 - 506
  • [6] Three-dimensional integrated circuits
    Topol, A. W.
    La Tulipe, D. C., Jr.
    Shi, L.
    Frank, D. J.
    Bernstein, K.
    Steen, S. E.
    Kumar, A.
    Singco, G. U.
    Young, A. M.
    Guarini, K. W.
    Ieong, M.
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2006, 50 (4-5) : 491 - 506
  • [7] Three-Dimensional Integrated Circuits
    Henkel, Joerg
    IEEE DESIGN & TEST, 2016, 33 (02) : 4 - 6
  • [8] Cost evaluation on reuse of generic network service dies in three-dimensional integrated circuits
    Wu, Ji
    Wang, Gaofeng
    MICROELECTRONICS JOURNAL, 2013, 44 (02) : 152 - 162
  • [9] Thermal Considerations for Monolithic Integration of Three-Dimensional Integrated Circuits
    Henning, A. K.
    Rajendran, B.
    Cronquist, B.
    Or-Bach, Z.
    2013 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2013,
  • [10] Fast, automated thermal simulation of three-dimensional integrated circuits
    Wilkerson, P
    Raman, A
    Turowski, M
    ITHERM 2004, VOL 1, 2004, : 706 - 713