Impact of thinning stacked dies on the thermal resistance of bump-bonded three-dimensional integrated circuits

被引:2
|
作者
Melamed, Samson [1 ]
Watanabe, Naoya [1 ]
Nemoto, Shunsuke [1 ]
Shimamoto, Haruo [1 ]
Kikuchi, Katsuya [1 ]
Aoyagi, Masahiro [1 ]
机构
[1] Natl Inst Adv Ind Sci & Technol, Cent 1, 1-1-1 Umezono, Tsukuba, Ibaraki 3058560, Japan
基金
日本学术振兴会;
关键词
3DIC; Die thinning; Thermal resistance; Integrated circuit;
D O I
10.1016/j.microrel.2016.08.015
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In three-dimensional integrated circuits (3DICs) aggressive wafer-thinning can lead to large thermal gradients, including spikes in individual device temperatures. In a non-thinned circuit, the large bulk silicon wafer on which devices are built works as a very good thermal conductor, enabling heat to diffuse laterally. In this paper we experimentally examine the thermal resistance from an active on-chip heater to the heatsink in a two-tier bump-bonded 3D stacked system. A simplified structure is introduced to enable such measurements without the time and cost associated with the full fabrication of such a system. Die thinning is seen to have a pronounced effect on the thermal response, which can adversely affect system reliability. Thinning the top tier from 725 mu m to 20 mu m resulted in a nearly 4 times increase in the normalized temperature rise of the heater of our test chip. (C) 2016 Elsevier Ltd. All rights reserved.
引用
收藏
页码:2 / 8
页数:7
相关论文
共 50 条
  • [31] Thermal design and management of micro-pin fin heat sinks for energy-efficient three-dimensional stacked integrated circuits
    Jung, Daewoong
    Lee, Haeun
    Kong, Daeyoung
    Cho, Eunho
    Jung, Ki Wook
    Kharangate, Chirag R.
    Iyengar, Madhusudan
    Malone, Chris
    Asheghi, Mehdi
    Goodson, Kenneth E.
    Lee, Hyoungsoon
    INTERNATIONAL JOURNAL OF HEAT AND MASS TRANSFER, 2021, 175
  • [32] A thermal model for top layer of three-dimensional integrated circuits with through silicon via
    Wang, F. (cicy4@hotmail.com), 1600, Editorial Board of Chinese Journal of Computational (29):
  • [33] Thermal-Aware Test Scheduling with Floor planning for Three-Dimensional Stacked Integrated Circuit
    Patmanathan, Ganesan
    Ooi, Chia Yee
    Ismail, Nordinah
    Aid, Siti Rahmah
    2024 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, ICSE, 2024, : 171 - 174
  • [34] A Transient Electrothermal Analysis of Three-Dimensional Integrated Circuits
    Harris, T. Robert
    Priyadarshi, Shivam
    Melamed, Samson
    Ortega, Carlos
    Manohar, Rajit
    Dooley, Steven R.
    Kriplani, Nikhil M.
    Davis, W. Rhett
    Franzon, Paul D.
    Steer, Michael B.
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2012, 2 (04): : 660 - 667
  • [35] Security Threats and Countermeasures in Three-Dimensional Integrated Circuits
    Dofe, Jaya
    Gu, Peng
    Stow, Dylan
    Yu, Qiaoyan
    Kursun, Eren
    Xie, Yuan
    PROCEEDINGS OF THE GREAT LAKES SYMPOSIUM ON VLSI 2017 (GLSVLSI' 17), 2017, : 321 - 326
  • [36] Laminated three-dimensional carbon nanotube integrated circuits
    Jian, Yang
    Sun, Yun
    Feng, Shun
    Zang, Chao
    Li, Bo
    Qiu, Song
    Li, Qing-Wen
    Yan, Xin
    Sun, Dong-Ming
    NANOSCALE, 2022, 14 (18) : 7049 - 7054
  • [37] Three-dimensional Integrated Circuits: Design, EDA, and Architecture
    Sun, Guangyu
    Chen, Yibo
    Dong, Xiangyu
    Ouyang, Jin
    Xie, Yuan
    FOUNDATIONS AND TRENDS IN ELECTRONIC DESIGN AUTOMATION, 2011, 5 (1-2): : 1 - 151
  • [38] Process technologies for three-dimensional optoelectronic integrated circuits
    Katayama, Yoshifumi
    Electronics and Communications in Japan, Part II: Electronics (English translation of Denshi Tsushin Gakkai Ronbunshi), 1993, 76 (02): : 14 - 22
  • [39] Analyzing Security Vulnerabilities of Three-Dimensional Integrated Circuits
    Dofe, Jaya
    Yu, Qiaoyan
    2017 IEEE INTERNATIONAL SYMPOSIUM ON HARDWARE ORIENTED SECURITY AND TRUST (HOST), 2017, : 156 - 156
  • [40] Multiwafer vertical interconnects for three-dimensional integrated circuits
    Lahiji, Rosa R.
    Herrick, Katherine J.
    Lee, Yongshik
    Margomenos, Alexandros
    Mohammadi, Saeed
    Katehi, Linda P. B.
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2006, 54 (06) : 2699 - 2706