Impact of thinning stacked dies on the thermal resistance of bump-bonded three-dimensional integrated circuits

被引:2
|
作者
Melamed, Samson [1 ]
Watanabe, Naoya [1 ]
Nemoto, Shunsuke [1 ]
Shimamoto, Haruo [1 ]
Kikuchi, Katsuya [1 ]
Aoyagi, Masahiro [1 ]
机构
[1] Natl Inst Adv Ind Sci & Technol, Cent 1, 1-1-1 Umezono, Tsukuba, Ibaraki 3058560, Japan
基金
日本学术振兴会;
关键词
3DIC; Die thinning; Thermal resistance; Integrated circuit;
D O I
10.1016/j.microrel.2016.08.015
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In three-dimensional integrated circuits (3DICs) aggressive wafer-thinning can lead to large thermal gradients, including spikes in individual device temperatures. In a non-thinned circuit, the large bulk silicon wafer on which devices are built works as a very good thermal conductor, enabling heat to diffuse laterally. In this paper we experimentally examine the thermal resistance from an active on-chip heater to the heatsink in a two-tier bump-bonded 3D stacked system. A simplified structure is introduced to enable such measurements without the time and cost associated with the full fabrication of such a system. Die thinning is seen to have a pronounced effect on the thermal response, which can adversely affect system reliability. Thinning the top tier from 725 mu m to 20 mu m resulted in a nearly 4 times increase in the normalized temperature rise of the heater of our test chip. (C) 2016 Elsevier Ltd. All rights reserved.
引用
收藏
页码:2 / 8
页数:7
相关论文
共 50 条
  • [41] Integrated three-dimensional modeling approach of stacked turbidite channels
    Labourdette, Riehard
    AAPG BULLETIN, 2007, 91 (11) : 1603 - 1618
  • [42] Impact of Power Distribution Network on Power Analysis Attacks in Three-Dimensional Integrated Circuits
    Dofe, Jaya
    Zhang, Zhiming
    Yu, Qiaoyan
    Yan, Chen
    Salman, Emre
    PROCEEDINGS OF THE GREAT LAKES SYMPOSIUM ON VLSI 2017 (GLSVLSI' 17), 2017, : 327 - 332
  • [43] Review and Projections of Integrated Cooling Systems for Three-Dimensional Integrated Circuits
    Kandlikar, Satish G.
    JOURNAL OF ELECTRONIC PACKAGING, 2014, 136 (02)
  • [44] Exploring modeling and testing approaches for three-dimensional integrated thermal resistance of chiplets
    Shang, Ruyue
    Yao, Yue
    Bi, Antong
    Wang, Yucheng
    Wang, Shaoxi
    JOURNAL OF THERMAL ANALYSIS AND CALORIMETRY, 2024, : 7689 - 7703
  • [45] Thermal Characterization of Interlayer Microfluidic Cooling of Three-Dimensional Integrated Circuits With Nonuniform Heat Flux
    Kim, Yoon Jo
    Joshi, Yogendra K.
    Fedorov, Andrei G.
    Lee, Young-Joon
    Lim, Sung-Kyu
    JOURNAL OF HEAT TRANSFER-TRANSACTIONS OF THE ASME, 2010, 132 (04): : 1 - 9
  • [46] THERMAL CHARACTERISTICS OF MULTI-DIE, THREE-DIMENSIONAL INTEGRATED CIRCUITS WITH UNEQUALLY SIZED DIE
    Jain, Ankur
    2010 12TH IEEE INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONIC SYSTEMS, 2010,
  • [47] Special Issue "Building Three-Dimensional Integrated Circuits and Microsystems"
    Zhu, Zhiyuan
    Zhang, Sixiang
    Ma, Shenglin
    Liu, Ziyu
    PROCESSES, 2023, 11 (03)
  • [48] Monolithic Three-Dimensional Integrated Circuits: Process and Design Implications
    Geng, Hui
    Maresca, Luke
    Cronquist, Brian
    Or-Bach, Zvi
    Shi, Yiyu
    INTERNATIONAL SYMPOSIUM ON FUNCTIONAL DIVERSIFICATION OF SEMICONDUCTOR ELECTRONICS 2 (MORE-THAN-MOORE 2), 2014, 61 (06): : 3 - 10
  • [49] A Floorplanning Algorithm for Novel Three-dimensional Nano Integrated Circuits
    Luo, Rong
    Zhang, Xi
    Shi, Shengqing
    Sun, Peng
    53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 857 - 860
  • [50] "Green" On-chip Inductors in Three-Dimensional Integrated Circuits
    Tida, Umamaheswara Rao
    Mittapalli, Varun
    Zhuo, Cheng
    Shi, Yiyu
    2014 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2014, : 572 - 577