Experimental and Numerical Investigation of Interdie Thermal Resistance in Three-Dimensional Integrated Circuits

被引:15
|
作者
Choobineh, Leila [1 ]
Jones, Jared [2 ]
Jain, Ankur [2 ]
机构
[1] SUNY Polytech Inst, Mech Engn, 100 Seymour Rd, Utica, NY 13502 USA
[2] Univ Texas Arlington, Mech & Aerosp Engn, 500 W First St,Room 211, Arlington, TX 76019 USA
基金
美国国家科学基金会;
关键词
HEAT-CONDUCTION; 3D ICS; PERFORMANCE;
D O I
10.1115/1.4036404
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Three-dimensional integrated circuits (3D ICs) attract much interest due to several advantages over traditional microelectronics design, such as electrical performance improvement and reducing interconnect delay. While the power density of 3D ICs increases because of vertical integration, the available substrate area for heat removal does not change. Thermal modeling of 3D ICs is important for improving thermal and electrical performance. Experimental investigation on the thermal measurement of 3D ICs and determination of key physical parameters in 3D ICs thermal design are curtail. One such important parameter in thermal analysis is the interdie thermal resistance between adjacent die bonded together. This paper describes an experimental method to measure the value of interdie thermal resistance between two adjacent dies in a 3D IC. The effect of heating one die on the temperature of the other die in a two-die stack is measured over a short time period using high-speed data acquisition to negate the effect of boundary conditions. Numerical simulation is performed and based on a comparison between experimental data and the numerical model, the interdie thermal resistance between the two dies is determined. A theoretical model is also developed to estimate the value of the interdie thermal resistance. Results from this paper are expected to assist in thermal design and management of 3D ICs.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Analytical and Numerical Modeling of the Thermal Performance of Three-Dimensional Integrated Circuits
    Jain, Ankur
    Jones, Robert E.
    Chatterjee, Ritwik
    Pozder, Scott
    [J]. IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES, 2010, 33 (01): : 56 - 63
  • [2] Investigation into the Thermal Effects of Thinning Stacked Dies in Three-Dimensional Integrated Circuits
    Melamed, Samson
    Watanabe, Naoya
    Nemoto, Shunsuke
    Kikuchi, Katsuya
    Aoyagi, Masahiro
    [J]. 2015 21ST INTERNATIONAL WORKSHOP ON THERMAL INVESTIGATIONS OF ICS AND SYSTEMS (THERMINIC), 2015,
  • [3] Three-Dimensional Integrated Circuits
    Henkel, Joerg
    [J]. IEEE DESIGN & TEST, 2016, 33 (02) : 4 - 6
  • [4] Three-dimensional integrated circuits
    Topol, A. W.
    La Tulipe, D. C., Jr.
    Shi, L.
    Frank, D. J.
    Bernstein, K.
    Steen, S. E.
    Kumar, A.
    Singco, G. U.
    Young, A. M.
    Guarini, K. W.
    Ieong, M.
    [J]. IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2006, 50 (4-5) : 491 - 506
  • [5] Thermal Considerations for Monolithic Integration of Three-Dimensional Integrated Circuits
    Henning, A. K.
    Rajendran, B.
    Cronquist, B.
    Or-Bach, Z.
    [J]. 2013 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2013,
  • [6] Fast, automated thermal simulation of three-dimensional integrated circuits
    Wilkerson, P
    Raman, A
    Turowski, M
    [J]. ITHERM 2004, VOL 1, 2004, : 706 - 713
  • [7] Thermal Via Structural Design in Three-Dimensional Integrated Circuits
    Hwang, Leslie
    Lin, Kevin L.
    Wong, Martin D. F.
    [J]. 2012 13TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2012, : 103 - 108
  • [8] Numerical simulation and experimental investigation on properities of three-dimensional indoor thermal environment
    Li, NP
    Zhu, CH
    Wen, W
    Ma, WW
    Sun, J
    Fu, JP
    [J]. PROCEEDINGS OF THE 4TH INTERNATIONAL CONFERENCE ON INDOOR AIR QUALITY, VENTILATION AND ENERGY CONSERVATION IN BUILDINGS, VOLS I-III, 2001, : 1841 - 1844
  • [9] Isolation in three-dimensional integrated circuits
    Margomenos, A
    Valas, S
    Herman, MI
    Katehi, LPB
    [J]. 2000 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-3, 2000, : 1875 - 1878
  • [10] Three-dimensional Integrated Circuits Design
    Xie, Yuan
    Marchal, Pol
    [J]. IET COMPUTERS AND DIGITAL TECHNIQUES, 2011, 5 (03): : 159 - 159