Thermal-Aware Test Scheduling with Floor planning for Three-Dimensional Stacked Integrated Circuit

被引:0
|
作者
Patmanathan, Ganesan [1 ]
Ooi, Chia Yee [1 ]
Ismail, Nordinah [1 ]
Aid, Siti Rahmah [1 ]
机构
[1] Univ Technol Malaysia, Malaysia Japan Int Inst Technol, Dept Elect Syst Engn, Kuala Lumpur, Malaysia
关键词
3D-SIC; test scheduling; test time; floor planning; thermal-aware; OPTIMIZATION;
D O I
10.1109/ICSE62991.2024.10681395
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Testing a three-dimensional stacked integrated circuit (3D-SIC) remains a challenging problem, as generating an optimized test schedule to minimize test time is complicated due to the numerous variables involved. Accessing upper dies is only feasible through the bottom die, necessitating the extension of Test Access Mechanisms (TAMs) via Through-Silicon Vias (TSVs). Limited primary I/O pins, TSVs, and TAM width require efficient resource allocation. Thermal management is crucial due to high core power consumption and uneven distribution, which pose the risk of overheating. Advanced concurrent test scheduling is essential to effectively allocate resources and maintain power and temperature limits. This research proposes thermal-aware test scheduling optimization combined with floor planning for 3D-SICs, aiming to minimize test schedule time while addressing resource and power constraints. Experimental results using several ITC'02 benchmark circuits demonstrate an average estimated improvement of 0.2% in test schedule time when utilizing test scheduling with floor planning compared to test scheduling without floor planning.
引用
收藏
页码:171 / 174
页数:4
相关论文
共 50 条
  • [41] An Effective Solution to Thermal-Aware Test Scheduling on Network-on-Chip Using Multiple Clock Rates
    Salamy, Hassan
    Harmanani, Haidar
    2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 530 - 533
  • [42] 3D-Cool: Design and Development of Adaptive Thermal-Aware Three-Dimensional NoC-Based Multiprocessor Chip
    Pagracious, Vinod
    Dash, Ranjitha
    Turuk, Ashok Kumar
    PROCEEDINGS 2018 IEEE SYMPOSIUM IN LOW-POWER AND HIGH-SPEED CHIPS (COOL CHIPS), 2018,
  • [43] Thermal-aware application mapping using genetic and fuzzy logic techniques for minimizing temperature in three-dimensional network-on-chip
    Asadzadeh, Farzaneh
    Reza, Akram
    Reshadi, Midia
    Khademzadeh, Ahmad
    JOURNAL OF SUPERCOMPUTING, 2024, 80 (08): : 11214 - 11240
  • [44] Thermal-aware Preemptive Test Scheduling for Network-on-Chip based 3D ICs
    Manna, Kanchan
    Sagar, Chatla Swamy
    Chattopadhyay, Santanu
    Sengupta, Indranil
    2016 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2016, : 529 - 534
  • [45] Thermal-aware application mapping using genetic and fuzzy logic techniques for minimizing temperature in three-dimensional network-on-chip
    Farzaneh Asadzadeh
    Akram Reza
    Midia Reshadi
    Ahmad Khademzadeh
    The Journal of Supercomputing, 2024, 80 : 11214 - 11240
  • [46] Design and Optimization of a Composite Heat Spreader to Improve the Thermal Management of a Three-Dimensional Integrated Circuit
    Tavakoli, Andisheh
    Vafai, Kambiz
    JOURNAL OF HEAT TRANSFER-TRANSACTIONS OF THE ASME, 2021, 143 (10):
  • [47] Three-Dimensional Integrated Circuit With Embedded Microfluidic Cooling: Technology, Thermal Performance, and Electrical Implications
    Zhang, Xuchen
    Han, Xuefei
    Sarvey, Thomas E.
    Green, Craig E.
    Kottke, Peter A.
    Fedorov, Andrei G.
    Joshi, Yogendra
    Bakir, Muhannad S.
    JOURNAL OF ELECTRONIC PACKAGING, 2016, 138 (01)
  • [48] Integrated Test-Architecture Optimization and Thermal-Aware Test Scheduling for 3-D SoCs Under Pre-Bond Test-Pin-Count Constraint
    Jiang, Li
    Xu, Qiang
    Chakrabarty, Krishnendu
    Mak, T. M.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (09) : 1621 - 1633
  • [49] Vertically Stacked Molecular Junctions: Toward a Three-Dimensional Multifunctional Molecular Circuit
    Mentovich, Elad D.
    Kalifa, Itsik
    Shraga, Natalie
    Ayrushchenko, Grergory
    Gozin, Michael
    Richter, Shachar
    JOURNAL OF PHYSICAL CHEMISTRY LETTERS, 2010, 1 (10): : 1574 - 1579
  • [50] A Three-Dimensional Resource Scheduling Algorithm for a Network-aware Grid
    Adami, Davide
    Callegari, Christian
    Giordano, Stefano
    Pagano, Michele
    2010 IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE GLOBECOM 2010, 2010,