Thermal-Aware Test Scheduling with Floor planning for Three-Dimensional Stacked Integrated Circuit

被引:0
|
作者
Patmanathan, Ganesan [1 ]
Ooi, Chia Yee [1 ]
Ismail, Nordinah [1 ]
Aid, Siti Rahmah [1 ]
机构
[1] Univ Technol Malaysia, Malaysia Japan Int Inst Technol, Dept Elect Syst Engn, Kuala Lumpur, Malaysia
关键词
3D-SIC; test scheduling; test time; floor planning; thermal-aware; OPTIMIZATION;
D O I
10.1109/ICSE62991.2024.10681395
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Testing a three-dimensional stacked integrated circuit (3D-SIC) remains a challenging problem, as generating an optimized test schedule to minimize test time is complicated due to the numerous variables involved. Accessing upper dies is only feasible through the bottom die, necessitating the extension of Test Access Mechanisms (TAMs) via Through-Silicon Vias (TSVs). Limited primary I/O pins, TSVs, and TAM width require efficient resource allocation. Thermal management is crucial due to high core power consumption and uneven distribution, which pose the risk of overheating. Advanced concurrent test scheduling is essential to effectively allocate resources and maintain power and temperature limits. This research proposes thermal-aware test scheduling optimization combined with floor planning for 3D-SICs, aiming to minimize test schedule time while addressing resource and power constraints. Experimental results using several ITC'02 benchmark circuits demonstrate an average estimated improvement of 0.2% in test schedule time when utilizing test scheduling with floor planning compared to test scheduling without floor planning.
引用
收藏
页码:171 / 174
页数:4
相关论文
共 50 条
  • [21] Investigation into the Thermal Effects of Thinning Stacked Dies in Three-Dimensional Integrated Circuits
    Melamed, Samson
    Watanabe, Naoya
    Nemoto, Shunsuke
    Kikuchi, Katsuya
    Aoyagi, Masahiro
    2015 21ST INTERNATIONAL WORKSHOP ON THERMAL INVESTIGATIONS OF ICS AND SYSTEMS (THERMINIC), 2015,
  • [22] Thermal-aware Test Scheduling Strategy for Network-on-Chip based Systems
    Manna, Kanchan
    Sagar, Chatla Swami
    Chattopadhyay, Santanu
    Sengupta, Indranil
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2019, 15 (01)
  • [23] Thermal-aware SoC test scheduling method based on ant colony optimization
    Cui, X. (cuixl@pkusz.edu.cn), 1600, Science Press (35):
  • [24] Temperature gradient-aware thermal simulator for three-dimensional integrated circuits
    Lu, Liang-Ying
    Chiou, Lih-Yih
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2017, 11 (05): : 190 - 196
  • [25] Thermophysical and Geometrical Effects on the Thermal Performance and Optimization of a Three-Dimensional Integrated Circuit
    Tavakkoli, Fatemeh
    Ebrahimi, Siavash
    Wang, Shujuan
    Vafai, Kambiz
    JOURNAL OF HEAT TRANSFER-TRANSACTIONS OF THE ASME, 2016, 138 (08):
  • [26] Block-based SRAM Architecture and Thermal-Aware Memory Mappings for Three-dimensional Channel Decoding Systems
    Lin, Shu-Yen
    Lin, Cheng-Hung
    Su, Ho-Yun
    2015 IEEE 4TH GLOBAL CONFERENCE ON CONSUMER ELECTRONICS (GCCE), 2015, : 277 - 278
  • [27] Three-dimensional stacked-Fin-CMOS integrated circuit using double layer SOI material
    Chan, PCH
    Wu, XS
    Zhang, SD
    Feng, CG
    Chan, MS
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 81 - 85
  • [28] Session-less based Thermal-aware 3D-SIC Test Scheduling
    Flottes, Marie-Lise
    Azevedo, Joao
    Di Natale, Giorgio
    Rouzeyre, Bruno
    2015 20TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2015,
  • [29] Special Issue on Testing of Three-Dimensional Stacked Integrated Circuits
    Agrawal, Vishwani D.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2012, 28 (01): : 1 - 1
  • [30] Integrated three-dimensional modeling approach of stacked turbidite channels
    Labourdette, Riehard
    AAPG BULLETIN, 2007, 91 (11) : 1603 - 1618