Hetero-3D: Maximizing Performance and Power Delivery Benefits of Heterogeneous 3D ICs

被引:0
|
作者
Zhu, Lingjun [1 ]
Hu, Jiawei [1 ]
Murali, Gauthaman [1 ]
Lim, Sung Kyu [1 ]
机构
[1] Georgia Inst Technol, Atlanta, GA 30332 USA
关键词
Heterogeneous Integration; Physical Design; Power Delivery;
D O I
10.1145/3665314.3670850
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Heterogeneous 3D integration, blending multiple technology nodes, emerges as a promising strategy for enhancing performance and maintaining low power consumption in next-generation computing systems. This paper presents Hetero-3D, an RTL-to-GDS design flow tailored specifically for heterogeneous 3D ICs. Hetero-3D integrates an area-unbalanced 3D floorplanner with an ML-based power delivery and signal router, working in tandem for rigorous PPA (Power, Performance, and Area) optimization. Using two CPU benchmarks, we showcase a remarkable 15% increase in maximum frequency and a substantial 50% decrease in voltage drop compared to homogeneous 3D baselines. Moreover, Hetero-3D effectively addresses voltage drop issues in the power delivery network while delivering an additional 5% frequency boost. This study emphasizes the EDA solutions that unlock the potential of mixed-node stacking as a crucial enabler for performance scaling in future ICs.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] Voltage Optimization of Power Delivery Networks through Power Bump and TSV Placement in 3D ICs
    Jang, Cheoljon
    Chong, Jong-wha
    ETRI JOURNAL, 2014, 36 (04) : 642 - 652
  • [22] Tier-Independent Microfluidic Cooling for Heterogeneous 3D ICs with Nonuniform Power Dissipation
    Zhang, Yue
    Zheng, Li
    Bakir, Muhannad S.
    PROCEEDINGS OF THE 2013 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE (IITC), 2013,
  • [23] Convergence of 3D integrated packaging and 3D TSV ICs
    Chhabra, Navjot
    SOLID STATE TECHNOLOGY, 2010, 53 (08) : 22 - 23
  • [24] 3D Heterogeneous Integrated Systems: Liquid Cooling, Power Delivery, and Implementation
    Bakir, Muhannad S.
    King, Calvin
    Sekar, Deepak
    Thacker, Hiren
    Dang, Bing
    Huang, Gang
    Naeemi, Azad
    Meindl, James D.
    PROCEEDINGS OF THE IEEE 2008 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2008, : 663 - 670
  • [25] A Robust Integrated Power Delivery Methodology for 3-D ICs
    Safari, Yousef
    Vaisband, Boris
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (03) : 287 - 295
  • [26] Full Chip Impact Study of Power Delivery Network Designs in Monolithic 3D ICs
    Samal, Sandeep Kumar
    Samadi, Kambiz
    Kamal, Pratyush
    Du, Yang
    Lim, Sung Kyu
    2014 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2014, : 565 - 572
  • [27] A Co-Synthesis Methodology for Power Delivery and Data Interconnection Networks in 3D ICs
    Kapadia, Nishit
    Pasricha, Sudeep
    PROCEEDINGS OF THE FOURTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2013), 2013, : 73 - 79
  • [28] Advances in 3D Heterogeneous Structures and Integration for Future ICs (Invited)
    Li, Cheng
    Zhang, Feilong
    Di, Mengfu
    Pan, Zijin
    Wang, Albert
    2019 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2019,
  • [29] Buffered-Interconnect Performance and Power Dissipation in 3D ICs with Temperature Profile
    Vendra, Satya K.
    Chrzanowska-Jeske, Malgorzata
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [30] Power Constraints Test Scheduling of 3D Stacked ICs
    Roy, Surajit Kumar
    Sengupta, Joy Sankar
    Giri, Chandan
    Rahaman, Hafizur
    2013 8TH INTERNATIONAL DESIGN AND TEST SYMPOSIUM (IDT), 2013,