Voltage Optimization of Power Delivery Networks through Power Bump and TSV Placement in 3D ICs

被引:2
|
作者
Jang, Cheoljon [1 ]
Chong, Jong-wha [2 ]
机构
[1] Hanyang Univ, Dept Nanoscale Semicond Engn, Seoul 133791, South Korea
[2] Hanyang Univ, Dept Elect Comp Engn, Seoul 133791, South Korea
关键词
Three-dimensional integrated circuit; power delivery network; through-silicon via; VLSI; THROUGH-SILICON;
D O I
10.4218/etrij.14.0113.1233
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
To reduce interconnect delay and power consumption while improving chip performance, a three-dimensional integrated circuit (3D IC) has been developed with die-stacking and through-silicon via (TSV) techniques. The power supply problem is one of the essential challenges in 3D IC design because IR-drop caused by insufficient supply voltage in a 3D chip reduces the chip performance. In particular, power bumps and TSVs are placed to minimize IR-drop in a 3D power delivery network. In this paper, we propose a design methodology for 3D power delivery networks to minimize the number of power bumps and TSVs with optimum mesh structure and distribute voltage variation more uniformly by shifting the locations of power bumps and TSVs while satisfying IR-drop constraint. Simulation results show that our method can reduce the voltage variation by 29.7% on average while reducing the number of power bumps and TSVs by 76.2% and 15.4%, respectively.
引用
收藏
页码:642 / 652
页数:11
相关论文
共 50 条
  • [1] EMI Performance of Power Delivery Networks in 3D TSV Integration
    Araga, Yuuki
    Nagata, Makoto
    Miura, Noriyuki
    Ikeda, Hiroaki
    Kikuchi, Katsuya
    PROCEEDINGS OF THE 2016 INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY - EMC EUROPE, 2016, : 428 - 433
  • [2] Power, Performance, and Cost Comparisons of Monolithic 3D ICs and TSV-based 3D ICs
    Nayak, Deepak Kumar
    Banna, Srinivasa
    Samal, Sandeep Kumar
    Lim, Sung Kyu
    2015 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2015,
  • [3] Integrated Power Delivery Methodology for 3D ICs
    Safari, Yousef
    Vaisband, Boris
    PROCEEDINGS OF THE TWENTY THIRD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2022), 2022, : 114 - 119
  • [4] TSV aware Standard Cell placement for 3D ICs
    Pawanekar, Sameer
    Trivedi, Gaurav
    2015 19TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2015,
  • [5] Optimization of Full-Chip Power Distribution Networks in 3D ICs
    Satomi, Yuuta
    Hachiya, Koutaro
    Kanamoto, Toshiki
    Kurokawa, Atsushi
    2018 3RD IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM), 2018, : 134 - 138
  • [6] TSV Power Supply Array Electromigration Lifetime Analysis in 3D ICs
    Zou, Qiaosha
    Zhang, Tao
    Xu, Cong
    Xie, Yuan
    GLSVLSI'14: PROCEEDINGS OF THE 2014 GREAT LAKES SYMPOSIUM ON VLSI, 2014, : 239 - 240
  • [7] Impedance of Power Distribution Networks in TSV-based 3D-ICs
    Kim, Kiyeong
    Pak, Jun So
    Kim, Heegon
    Lee, Junho
    Park, Kunwoo
    Kim, Joungho
    2011 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2011,
  • [8] Power Delivery Solutions and PPA Impacts in Micro-Bump and Hybrid-Bonding 3D ICs
    Zhu, Lingjun
    Jo, Chanmin
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2022, 12 (12): : 1969 - 1982
  • [9] A Novel TSV Topology for Many-Tier 3D Power-Delivery Networks
    Healy, Michael B.
    Lim, Sung Kyu
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 261 - 264
  • [10] Power Delivery Design for 3-D ICs Using Different Through-Silicon Via (TSV) Technologies
    Khan, Nauman H.
    Alam, Syed M.
    Hassoun, Soha
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (04) : 647 - 658