Voltage Optimization of Power Delivery Networks through Power Bump and TSV Placement in 3D ICs

被引:2
|
作者
Jang, Cheoljon [1 ]
Chong, Jong-wha [2 ]
机构
[1] Hanyang Univ, Dept Nanoscale Semicond Engn, Seoul 133791, South Korea
[2] Hanyang Univ, Dept Elect Comp Engn, Seoul 133791, South Korea
关键词
Three-dimensional integrated circuit; power delivery network; through-silicon via; VLSI; THROUGH-SILICON;
D O I
10.4218/etrij.14.0113.1233
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
To reduce interconnect delay and power consumption while improving chip performance, a three-dimensional integrated circuit (3D IC) has been developed with die-stacking and through-silicon via (TSV) techniques. The power supply problem is one of the essential challenges in 3D IC design because IR-drop caused by insufficient supply voltage in a 3D chip reduces the chip performance. In particular, power bumps and TSVs are placed to minimize IR-drop in a 3D power delivery network. In this paper, we propose a design methodology for 3D power delivery networks to minimize the number of power bumps and TSVs with optimum mesh structure and distribute voltage variation more uniformly by shifting the locations of power bumps and TSVs while satisfying IR-drop constraint. Simulation results show that our method can reduce the voltage variation by 29.7% on average while reducing the number of power bumps and TSVs by 76.2% and 15.4%, respectively.
引用
收藏
页码:642 / 652
页数:11
相关论文
共 50 条
  • [41] Frequency and Time Domain Analysis of Power Delivery Network for Monolithic 3D ICs
    Chang, Kyungwook
    Das, Shidhartha
    Sinha, Saurabh
    Cline, Brian
    Yeric, Greg
    Lim, Sung Kyu
    2017 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2017,
  • [42] Electromigration Study for Multi-scale Power/Ground Vias in TSV-based 3D ICs
    Pak, Jiwoo
    Lim, Sung Kyu
    Pan, David Z.
    2013 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2013, : 379 - 386
  • [43] Transient Modeling of TSV-Wire Electromigration and Lifetime Analysis of Power Distribution Network for 3D ICs
    Zhao, Xin
    Wan, Yang
    Scheuermann, Michael
    Lim, Sung Kyu
    2013 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2013, : 363 - 370
  • [44] On Accurate Full-Chip Extraction and Optimization of TSV-to-TSV Coupling Elements in 3D ICs
    Peng, Yarui
    Song, Taigon
    Petranovic, Dusan
    Lim, Sung Kyu
    2013 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2013, : 281 - 288
  • [45] Frequency Domain Power and Thermal Integrity Analysis of 3D Power Delivery Networks
    Todri-Sanial, Aida
    2013 17TH IEEE WORKSHOP ON SIGNAL AND POWER INTEGRITY (SPI), 2013,
  • [46] Compact Scalable Dynamic TSV IR Drop Compensation for Power Delivery in 3D Packages
    Chaudhuri, Arjun
    Kannan, Sukeshwar
    England, Luke
    Golz, Jack
    2019 IEEE 62ND INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2019, : 1179 - 1182
  • [47] Development of an Optimized Power Delivery System for 3D IC Integration with TSV Silicon Interposer
    Li, Zhe
    Shi, Hong
    Xie, John
    Rahman, Arif
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 678 - 682
  • [48] Capacitive and Inductive TSV-to-TSV Resilient Approaches for 3D ICs
    Yaghini, Pooria M.
    Eghbal, Ashkan
    Yazdi, Siavash S.
    Bagherzadeh, Nader
    Green, Michael M.
    IEEE TRANSACTIONS ON COMPUTERS, 2016, 65 (03) : 693 - 705
  • [49] Hybrid Modeling and Analysis of Different Through-Silicon-Via (TSV)-Based 3D Power Distribution Networks
    Xu, Zheng
    Lu, James J. -Q.
    2012 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2012,
  • [50] System-Level Comparison of Power Delivery Design for 2D and 3D ICs
    Khan, Nauman H.
    Alam, Syed M.
    Hassoun, Soha
    2009 IEEE INTERNATIONAL CONFERENCE ON 3D SYSTEMS INTEGRATION, 2009, : 338 - +