Voltage Optimization of Power Delivery Networks through Power Bump and TSV Placement in 3D ICs

被引:2
|
作者
Jang, Cheoljon [1 ]
Chong, Jong-wha [2 ]
机构
[1] Hanyang Univ, Dept Nanoscale Semicond Engn, Seoul 133791, South Korea
[2] Hanyang Univ, Dept Elect Comp Engn, Seoul 133791, South Korea
关键词
Three-dimensional integrated circuit; power delivery network; through-silicon via; VLSI; THROUGH-SILICON;
D O I
10.4218/etrij.14.0113.1233
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
To reduce interconnect delay and power consumption while improving chip performance, a three-dimensional integrated circuit (3D IC) has been developed with die-stacking and through-silicon via (TSV) techniques. The power supply problem is one of the essential challenges in 3D IC design because IR-drop caused by insufficient supply voltage in a 3D chip reduces the chip performance. In particular, power bumps and TSVs are placed to minimize IR-drop in a 3D power delivery network. In this paper, we propose a design methodology for 3D power delivery networks to minimize the number of power bumps and TSVs with optimum mesh structure and distribute voltage variation more uniformly by shifting the locations of power bumps and TSVs while satisfying IR-drop constraint. Simulation results show that our method can reduce the voltage variation by 29.7% on average while reducing the number of power bumps and TSVs by 76.2% and 15.4%, respectively.
引用
收藏
页码:642 / 652
页数:11
相关论文
共 50 条
  • [21] Power and slew-aware clock network design for through-silicon-via (TSV) based 3D ICs
    School of Electrical and Computer Engineering, Georgia Institute of Technology, Atlanta, GA 30332, United States
    Proc Asia South Pac Des Autom Conf, 1600, (175-180):
  • [22] Low-Power and Reliable Clock Network Design for Through-Silicon Via (TSV) Based 3D ICs
    Zhao, Xin
    Minz, Jacob
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 1 (02): : 247 - 259
  • [23] Power and Slew-aware Clock Network Design for Through-Silicon-Via (TSV) based 3D ICs
    Zhao, Xin
    Lim, Sung Kyu
    2010 15TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC 2010), 2010, : 172 - 177
  • [24] Power Distribution Network Modeling for 3-D ICs with TSV Arrays
    Shen, Chi-Kai
    Lu, Yi-Chang
    Chiou, Yih-Peng
    Cheng, Tai-Yu
    Wu, Tzong-Lin
    2013 18TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2013, : 17 - 22
  • [25] Algorithms for TSV resource sharing and optimization in designing 3D stacked ICs
    Lee, Byunghyun
    Kim, Taewhan
    INTEGRATION-THE VLSI JOURNAL, 2014, 47 (02) : 184 - 194
  • [26] Capacitance-Enhanced Through-Silicon Via for Power Distribution Networks in 3D ICs
    Hwang, Chulsoon
    Achkir, Brice
    Fan, Jun
    IEEE ELECTRON DEVICE LETTERS, 2016, 37 (04) : 478 - 481
  • [27] Power Delivery Modeling for 3D Systems with Non-Uniform TSV Distribution
    He, Huanyu
    Xu, Zheng
    Gu, Xiaoxiong
    Lu, Jian-Qiang
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 1115 - 1121
  • [28] Full-Chip Multiple TSV-to-TSV Coupling Extraction and Optimization in 3D ICs
    Song, Taigon
    Liu, Chang
    Peng, Yarui
    Lim, Sung Kyu
    2013 50TH ACM / EDAC / IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2013,
  • [29] Convergence of 3D integrated packaging and 3D TSV ICs
    Chhabra, Navjot
    SOLID STATE TECHNOLOGY, 2010, 53 (08) : 22 - 23
  • [30] Modeling and optimization of noise coupling in TSV-based 3D ICs
    Zhao, Yingbo
    Yang, Yintang
    Dong, Gang
    IEICE ELECTRONICS EXPRESS, 2014, 11 (20):