Hetero-3D: Maximizing Performance and Power Delivery Benefits of Heterogeneous 3D ICs

被引:0
|
作者
Zhu, Lingjun [1 ]
Hu, Jiawei [1 ]
Murali, Gauthaman [1 ]
Lim, Sung Kyu [1 ]
机构
[1] Georgia Inst Technol, Atlanta, GA 30332 USA
关键词
Heterogeneous Integration; Physical Design; Power Delivery;
D O I
10.1145/3665314.3670850
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Heterogeneous 3D integration, blending multiple technology nodes, emerges as a promising strategy for enhancing performance and maintaining low power consumption in next-generation computing systems. This paper presents Hetero-3D, an RTL-to-GDS design flow tailored specifically for heterogeneous 3D ICs. Hetero-3D integrates an area-unbalanced 3D floorplanner with an ML-based power delivery and signal router, working in tandem for rigorous PPA (Power, Performance, and Area) optimization. Using two CPU benchmarks, we showcase a remarkable 15% increase in maximum frequency and a substantial 50% decrease in voltage drop compared to homogeneous 3D baselines. Moreover, Hetero-3D effectively addresses voltage drop issues in the power delivery network while delivering an additional 5% frequency boost. This study emphasizes the EDA solutions that unlock the potential of mixed-node stacking as a crucial enabler for performance scaling in future ICs.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] EMI Performance of Power Delivery Networks in 3D TSV Integration
    Araga, Yuuki
    Nagata, Makoto
    Miura, Noriyuki
    Ikeda, Hiroaki
    Kikuchi, Katsuya
    PROCEEDINGS OF THE 2016 INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY - EMC EUROPE, 2016, : 428 - 433
  • [32] 3D power delivery for microprocessors and high-performance ASICs
    Sun, Jian
    Lu, Jian-Qiang
    Giuliano, David
    Chow, T. Paul
    Gutmann, Ronald J.
    APEC 2007: TWENTY-SECOND ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, VOLS 1 AND 2, 2007, : 127 - +
  • [33] Reliable Power Delivery and Analysis of Power-Supply Noise During Testing in Monolithic 3D ICs
    Koneru, Abhishek
    Todri-Sanial, Aida
    Chakrabarty, Krishnendu
    2019 IEEE 37TH VLSI TEST SYMPOSIUM (VTS), 2019,
  • [34] Redundant vias insertion for performance enhancement in 3D ICs
    Zhang, Xu
    Jiang, Xiaohong
    Horiguchi, Susumu
    IEICE TRANSACTIONS ON ELECTRONICS, 2008, E91C (04): : 571 - 580
  • [35] Performance maximized interlayer via planning for 3D ICs
    Lu, Jun
    Chen, Song
    Yoshimura, Takeshi
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 1096 - 1099
  • [36] 3D ICs: A progress report
    Vardaman, E. Jan
    Advancing Microelectronics, 2014, 41 (03): : 6 - 7
  • [37] Get The Lowdown On 3D ICs
    不详
    MICROWAVES & RF, 2012, 51 (02) : 26 - 26
  • [38] Buffer Planning for 3D ICs
    Dong, Sheqin
    Bai, Hongjie
    Hong, Xianlong
    Goto, Satoshi
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 1735 - +
  • [39] CAD Challenges for 3D ICs
    Kung, David
    Puri, Ruchir
    PROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009, 2009, : 421 - 422
  • [40] 3D ICs in the Real World
    James, Dick
    2014 25TH ANNUAL SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE (ASMC), 2014, : 113 - 119