Hetero-3D: Maximizing Performance and Power Delivery Benefits of Heterogeneous 3D ICs

被引:0
|
作者
Zhu, Lingjun [1 ]
Hu, Jiawei [1 ]
Murali, Gauthaman [1 ]
Lim, Sung Kyu [1 ]
机构
[1] Georgia Inst Technol, Atlanta, GA 30332 USA
关键词
Heterogeneous Integration; Physical Design; Power Delivery;
D O I
10.1145/3665314.3670850
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Heterogeneous 3D integration, blending multiple technology nodes, emerges as a promising strategy for enhancing performance and maintaining low power consumption in next-generation computing systems. This paper presents Hetero-3D, an RTL-to-GDS design flow tailored specifically for heterogeneous 3D ICs. Hetero-3D integrates an area-unbalanced 3D floorplanner with an ML-based power delivery and signal router, working in tandem for rigorous PPA (Power, Performance, and Area) optimization. Using two CPU benchmarks, we showcase a remarkable 15% increase in maximum frequency and a substantial 50% decrease in voltage drop compared to homogeneous 3D baselines. Moreover, Hetero-3D effectively addresses voltage drop issues in the power delivery network while delivering an additional 5% frequency boost. This study emphasizes the EDA solutions that unlock the potential of mixed-node stacking as a crucial enabler for performance scaling in future ICs.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] Power, Performance, Area and Thermal Analysis of 2D and 3D ICs at A14 Node Designed with Back-side Power Delivery Network
    Chen, R.
    Lofrano, M.
    Mirabelli, G.
    Sisto, G.
    Yang, S.
    Jourdain, A.
    Schleicher, F.
    Veloso, A.
    Zografos, O.
    Weckx, P.
    Hiblot, G.
    Van der Plas, G.
    Hellings, G.
    Ryckaert, J.
    Beyne, E.
    2022 INTERNATIONAL ELECTRON DEVICES MEETING, IEDM, 2022,
  • [42] Logic Monolithic 3D ICs: PPA Benefits and EDA Tools Necessary
    Pentapati, Sai Surya Kiran
    Shim, Da Eun
    Lim, Sung Kyu
    GLSVLSI '19 - PROCEEDINGS OF THE 2019 ON GREAT LAKES SYMPOSIUM ON VLSI, 2019, : 445 - 450
  • [43] Scan Chain and Power Delivery Network Synthesis for Pre-Bond Test of 3D ICs
    Panth, Shreepad
    Lim, Sung Kyu
    2011 IEEE 29TH VLSI TEST SYMPOSIUM (VTS), 2011, : 26 - 31
  • [44] Reliable Power Delivery System Design for Three-Dimensional Integrated Circuits (3D ICs)
    Luo, Pei-Wen
    Wang, Tao
    Wey, Chin-Long
    Cheng, Liang-Chia
    Sheu, Bih-Lan
    Shi, Yiyu
    2012 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2012, : 356 - 361
  • [45] Macro-3D: A Physical Design Methodology for Face-to-Face-Stacked Heterogeneous 3D ICs
    Bamberg, Lennart
    Garcia-Ortiz, Alberto
    Zhu, Lingjun
    Pentapati, Sai
    Shim, Da Eun
    Lim, Sung Kyu
    PROCEEDINGS OF THE 2020 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2020), 2020, : 37 - 42
  • [46] Heterogeneous and Monolithic 3D Integration Technology for Mixed-Signal ICs
    Jeong, Jaeyong
    Geum, Dae-Myeong
    Kim, SangHyeon
    ELECTRONICS, 2022, 11 (19)
  • [47] 3D flux maximizing flows
    Siddiqi, K
    Vasilevskiy, A
    ENERGY MINIMIZATION METHODS IN COMPUTER VISION AND PATTERN RECOGNITION, 2001, 2134 : 636 - 650
  • [48] Impact of Transistor Technology on Power Savings in Monolithic 3D ICs
    Samal, Sandeep Kumar
    Nayak, Deepak Kumar
    Ichihashi, Motoi
    Banna, Srinivasa
    Lim, Sung Kyu
    2016 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATION (VLSI-TSA), 2016,
  • [49] ART-3D: Analytical 3D Placement with Reinforced Parameter Tuning for Monolithic 3D ICs
    Murali, Gauthaman
    Shaji, Sandra Maria
    Agnesina, Anthony
    Luo, Guojie
    Lim, Sung Kyu
    ISPD'22: PROCEEDINGS OF THE 2022 INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN, 2022, : 97 - 104
  • [50] Temperature Aware Refresh for DRAM Performance Improvement in 3D ICs
    Guan, Menglong
    Wang, Lei
    PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015), 2015, : 207 - 211