A 1.8-V GPIO With Design-Technology-Reliability Co-Optimization in Sub-3-nm GAA-NS Technology

被引:0
|
作者
Chen, Wen-Chieh [1 ,2 ]
Chen, Shih-Hung [2 ]
Huang, Man-Ching [2 ,3 ]
Chang, Shu-Wei [2 ,3 ]
Hellings, Geert [2 ]
Groeseneken, Guido [1 ,2 ]
机构
[1] KU Levuen, Fac Engn Sci, Dept Elect Engn, B-3000 Leuven, Belgium
[2] imec, Adv Reliabil Robustness & Testing Dept, B-3001 Heverlee, Belgium
[3] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
关键词
Reliability; Logic gates; Integrated circuit reliability; Reliability engineering; High-voltage techniques; Transient analysis; Field effect transistors; Design and technology co-optimization (DTCO); design for reliability (DfR); dynamic gate bias (DGB); I/O buffer; level shifter; mixed-voltage tolerant; oxide reliability; reliability array; VOLTAGE I/O BUFFER; CMOS; DRIVER;
D O I
10.1109/JSSC.2024.3424264
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, the challenge of the I/O development roadmap is discussed. Utilizing design and technology co-optimization (DTCO), a cost-effective circuit solution of a 1.8-V general-purpose I/O (GPIO) is proposed in this work. It is not only designed to have comparable performance with standard I/O cells but also better scalability adapting to the sub-3-nm gate-all-around (GAA) nanosheet (NS) technology. The proposed GPIO consists only of core transistors, so that an I/O transistor is not required. To tolerate I/O domain voltage of 1.8 V, the proposed GPIO is designed in the stacked architecture to be 3 $\times$ VDD tolerant. The proposed high-voltage tolerant level shifter with supplementary design achieves better technology scalability regarding performance. The dynamic gate bias (DGB) circuit can prevent gate-dielectric overstress in the output driver under static states. A new voltage-lowering technique has been proposed for receive mode (RX) and achieves better duty cycle and functionality of hysteresis. The functionality is demonstrated in a commercial 16-nm FinFET technology. Furthermore, the device-level reliability of stacked transistors is qualitatively evaluated by the proposed reconfigurable stacked-FET array. The circuit solution to the reliability concern induced by transient overstresses under transmit mode (TX) is proposed. In addition, the circuit-level reliability of the proposed GPIO is examined and shows comparability to the device-level measurement results. Finally, the area penalty and comparison of the conventional I/O buffer and the proposed GPIO has been analyzed, and the technology dependency of device reliability has been discussed.
引用
收藏
页码:615 / 625
页数:11
相关论文
共 40 条
  • [1] Design technology co-optimization towards sub-3 nm technology nodes
    Genquan Han
    Yue Hao
    Journal of Semiconductors, 2021, (02) : 8 - 10
  • [2] Design technology co-optimization towards sub-3 nm technology nodes
    Han, Genquan
    Hao, Yue
    JOURNAL OF SEMICONDUCTORS, 2021, 42 (02)
  • [3] Interconnect Design-Technology Co-Optimization for Sub-3nm Technology Nodes
    Baert, Rogier
    Ciofi, Ivan
    Patli, Sudhir
    Zografos, Odysseas
    Sarkar, Satadru
    Chehab, Bilal
    Jang, Doyoung
    Spessot, Alessio
    Ryckaert, Julien
    Tokei, Zsolt
    2020 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE (IITC), 2020, : 28 - 30
  • [4] Sub-20 nm Design Technology Co-Optimization for Standard Cell Logic
    Vaidyanathan, Kaushik
    Liebmann, Lars
    Strojwas, Andrzej
    Pileggi, Larry
    2014 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2014, : 124 - 131
  • [5] Design technology co-optimization in technology definition for 22nm and beyond
    Semiconductor Research and Development Center, IBM, 2070 Rt. 52, East Fishkill, NY 10570, United States
    Dig Tech Pap Symp VLSI Technol, 2011, (112-113):
  • [6] Design/System Technology Co-Optimization for 3nm Node and Beyond
    Song, S. C.
    2021 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS (VLSI-TSA), 2021,
  • [7] Design and process technology co-optimization with SADP BEOL in sub-10nm SRAM bitcell
    Woo, Youngtag
    Ichihashi, Motoi
    Parihar, Sanjay
    Yuan, Lei
    Banna, Srinivasa
    Kye, Jongwook
    2015 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2015,
  • [8] Technology/Circuit Co-optimization and benchmarking for Graphene Interconnects at Sub-10nm Technology Node
    Pan, Chenyun
    Raghavan, Praveen
    Catthoor, Francky
    Tokei, Zsolt
    Naeemi, Azad
    PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015), 2015, : 599 - 603
  • [9] Interconnect-Aware Technology and Design Co-Optimization for the 5-nm Technology and Beyond
    Badaroglu, Mustafa
    JOURNAL OF LOW POWER ELECTRONICS, 2018, 14 (02) : 186 - 194
  • [10] Design-Technology Co-Optimization for Reliability and Quality in Advanced Nodes
    Shroff, Mehul D.
    Loke, Alvin L. S.
    DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION XV, 2021, 11614