A 1.8-V GPIO With Design-Technology-Reliability Co-Optimization in Sub-3-nm GAA-NS Technology

被引:0
|
作者
Chen, Wen-Chieh [1 ,2 ]
Chen, Shih-Hung [2 ]
Huang, Man-Ching [2 ,3 ]
Chang, Shu-Wei [2 ,3 ]
Hellings, Geert [2 ]
Groeseneken, Guido [1 ,2 ]
机构
[1] KU Levuen, Fac Engn Sci, Dept Elect Engn, B-3000 Leuven, Belgium
[2] imec, Adv Reliabil Robustness & Testing Dept, B-3001 Heverlee, Belgium
[3] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
关键词
Reliability; Logic gates; Integrated circuit reliability; Reliability engineering; High-voltage techniques; Transient analysis; Field effect transistors; Design and technology co-optimization (DTCO); design for reliability (DfR); dynamic gate bias (DGB); I/O buffer; level shifter; mixed-voltage tolerant; oxide reliability; reliability array; VOLTAGE I/O BUFFER; CMOS; DRIVER;
D O I
10.1109/JSSC.2024.3424264
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, the challenge of the I/O development roadmap is discussed. Utilizing design and technology co-optimization (DTCO), a cost-effective circuit solution of a 1.8-V general-purpose I/O (GPIO) is proposed in this work. It is not only designed to have comparable performance with standard I/O cells but also better scalability adapting to the sub-3-nm gate-all-around (GAA) nanosheet (NS) technology. The proposed GPIO consists only of core transistors, so that an I/O transistor is not required. To tolerate I/O domain voltage of 1.8 V, the proposed GPIO is designed in the stacked architecture to be 3 $\times$ VDD tolerant. The proposed high-voltage tolerant level shifter with supplementary design achieves better technology scalability regarding performance. The dynamic gate bias (DGB) circuit can prevent gate-dielectric overstress in the output driver under static states. A new voltage-lowering technique has been proposed for receive mode (RX) and achieves better duty cycle and functionality of hysteresis. The functionality is demonstrated in a commercial 16-nm FinFET technology. Furthermore, the device-level reliability of stacked transistors is qualitatively evaluated by the proposed reconfigurable stacked-FET array. The circuit solution to the reliability concern induced by transient overstresses under transmit mode (TX) is proposed. In addition, the circuit-level reliability of the proposed GPIO is examined and shows comparability to the device-level measurement results. Finally, the area penalty and comparison of the conventional I/O buffer and the proposed GPIO has been analyzed, and the technology dependency of device reliability has been discussed.
引用
收藏
页码:615 / 625
页数:11
相关论文
共 40 条
  • [21] Design-Technology Co-Optimization of Standard Cell Libraries on Intel 10nm Process
    Wang, Xinning
    Kumar, Ranjith
    Prakash, Somashekar Bangalore
    Zheng, Peng
    Wu, Tai-hsuan
    Shi, Quan
    Nabors, Marni
    Gadigatla, Srinivasa Chaitanya
    Realov, Simeon
    Chen, Chin-hsuan
    Zhang, Ying
    Mistry, Kaizad
    Yeoh, Andrew
    Post, Ian
    Auth, Chris
    Madhavan, Atul
    2018 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2018,
  • [22] Unified Technology Optimization Platform using Integrated Analysis ( UTOPIA) for holistic technology, design and system co-optimization at <=7nm nodes
    Song, S. C.
    Xu, J.
    Yang, D.
    Rim, K.
    Feng, P.
    Bao, J.
    Zhu, J.
    Wang, J.
    Nallapati, G.
    Badaroglu, M.
    Narayanasetti, P.
    Bucki, B.
    Fischer, J.
    Yeap, Geoffrey
    2016 IEEE SYMPOSIUM ON VLSI CIRCUITS (VLSI-CIRCUITS), 2016,
  • [23] Design Technology Co-Optimization and Time-Efficient Verification for Enhanced Pin Accessibility in the Post-3-nm Node
    Jeong, Jaehoon
    Shin, Yunjeong
    Lee, Hyundong
    Ko, Jonghyun
    Kim, Jongbeom
    Song, Taigon
    IEEE ACCESS, 2024, 12 : 97557 - 97571
  • [24] Design technology co-optimization for a robust 10nm Metal1 solution for Logic design and SRAM
    Vandewalle, Boris
    Chava, Bharani
    Sakhare, Sushil
    Ryckaert, Julien
    Dusa, Mircea
    DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY VIII, 2014, 9053
  • [25] Design Technology Co-optimization for 14/10nm Metal1 Double Patterning Layer
    Duan, Yingli
    Su, Xiaojing
    Chen, Ying
    Su, Yajuan
    Shao, Feng
    Zhang, Recco
    Lei, Junjiang
    Wei, Yayi
    DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY X, 2016, 9781
  • [26] Machine Learning-enhanced Multi-dimensional Co-Optimization of Sub-10nm Technology Node Options
    Ceyhan, A.
    Quijas, J.
    Jain, S.
    Liu, H. -Y
    Gifford, W. E.
    Chakravarty, S.
    2019 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2019,
  • [27] Improved MEOL and BEOL Parasitic-Aware Design Technology Co-Optimization for 3 nm Gate-All-Around Nanosheet Transistor
    Sun, Yabin
    Wang, Meng
    Li, Xianglong
    Hu, Shaojian
    Liu, Ziyu
    Liu, Yun
    Li, Xiaojin
    Shi, Yanling
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (02) : 462 - 468
  • [28] ILP-Based Co-Optimization of Cut Mask Layout, Dummy Fill and Timing for Sub-14nm BEOL Technology
    Han, Kwangsoo
    Kahng, Andrew B.
    Lee, Hyein
    Wang, Lutong
    PHOTOMASK TECHNOLOGY 2015, 2015, 9635
  • [29] Advanced fast 3D DSA Model Development and Calibration for Design Technology Co-Optimization
    Lai, Kafai
    Meliorisz, Balint
    Muelders, Thomas
    Welling, Ulrich
    Stock, Hans-Jurgen
    Marokkey, Sajan
    Demmerle, Wolfgang
    Liu, Chi-Chun
    Chi, Cheng
    Guo, Jing
    EMERGING PATTERNING TECHNOLOGIES, 2017, 10144
  • [30] High Performance 5G mobile SoC Design-Technology Co-Optimization for PPA and Manufacturability with 5nm EUV FinFET technology
    Suh, Youseok
    Bao, Jerry
    Lin, Vicki
    Kuo, Wade
    Kim, Leo
    Chen, Ying
    Wang, Hao
    Gao, Yandong
    Cheng, Jason
    Wang, Xiao-Yong
    Park, Hyuk
    Lim, Hochul
    Kim, Sungwon
    Shin, Hun
    Song, Byungmoo
    Masuoka, Yuri Y.
    Kim, Taegyun
    Ku, Ja-Hum
    Nallapati, Giri
    Yang, Sam
    Chidambaram, PR.
    2022 INTERNATIONAL ELECTRON DEVICES MEETING, IEDM, 2022,