Improved MEOL and BEOL Parasitic-Aware Design Technology Co-Optimization for 3 nm Gate-All-Around Nanosheet Transistor

被引:0
|
作者
Sun, Yabin [1 ,2 ]
Wang, Meng [2 ]
Li, Xianglong [2 ]
Hu, Shaojian [3 ]
Liu, Ziyu [1 ]
Liu, Yun [2 ]
Li, Xiaojin [2 ]
Shi, Yanling [2 ]
机构
[1] Fudan Univ, Sch Microelect, Shanghai 200433, Peoples R China
[2] East China Normal Univ, Dept Elect Engn, Shanghai 200241, Peoples R China
[3] Shanghai Integrated Circuits Res & Dev Ctr, Shanghai 201203, Peoples R China
基金
上海市自然科学基金; 中国国家自然科学基金;
关键词
Capacitance; Logic gates; Integrated circuit modeling; Resistance; Transistors; Standards; Inverters; Back-end-of-line (BEOL); compact model (CM); design technology co-optimization (DTCO); gate-all-around nanosheet field effect transistor (GAA-NSFET); middle-end-of-line (MEOL); parasitic extraction; SPACER; FINFET; FET;
D O I
10.1109/TED.2021.3135247
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this article, an improved parasitic-aware design technology co-optimization (DTCO) for gate-all-around nanosheet field effect transistor (GAA-NSFET) at 3 nm node is proposed. The presented DTCO flow owns two distinct features. First, a novel de-embedding strategy is designed to avoid the repeated calculation of gate-source/drain contact capacitance. Second, the parasitic resistance of the middle-end-of-line (MEOL) and back-end-of-line (BEOL) is accurately extracted, combing the front-end-of-line (FEOL) simulation and the calculation of MEOL/BEOL equivalent interconnect length. The power, performance, and area (PPA) of the benchmark circuit [15-stage ring oscillator (RO)] are collaboratively optimized. Considering the limitation of contacted gate pitch (CGP) and the process effects, the compromise of structure parameters is studied. GAA-NSFET architecture with 48% reduction in power consumption, 26% increase in speed, and 46% reduction in area is achieved, satisfying the scaling requirement from 5 to 3 nm node. All data here provide an optimization and design foundation for GAA-NSFET in future 3 nm technology node.
引用
收藏
页码:462 / 468
页数:7
相关论文
共 50 条
  • [1] Design Technology Co-optimization for Enabling 5nm gate-all-around Nanowire 6T SRAM
    Huynh-Bao, Trong
    Sakhare, Sushil
    Ryckaert, Julien
    Yakimets, Dmitry
    Mercha, Abdelkarim
    Verkest, Diederik
    Thean, Aaron Voon-Yew
    Wambacq, Piet
    [J]. 2015 INTERNATIONAL CONFERENCE ON IC DESIGN & TECHNOLOGY (ICICDT), 2015,
  • [2] Design Technology Co-Optimization for Gate-All-Around Nanosheet Transistors Considering Source/Drain Confinement and Post-Gate Single Diffusion Break
    Wang, Dawei
    Liu, Tao
    Sun, Xin
    Huang, Ziqiang
    Qian, Lewen
    Guo, Xinlong
    Wang, Liming
    Xu, Min
    Zhang, David Wei
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (07) : 4021 - 4027
  • [3] On the Vertically Stacked Gate-All-Around Nanosheet and Nanowire Transistor Scaling beyond the 5 nm Technology Node
    Wong, Hei
    Kakushima, Kuniyuki
    [J]. NANOMATERIALS, 2022, 12 (10)
  • [4] Optimization of 3D Stacked Nanosheets in 5nm Gate-all-around Transistor Technology
    Gundu, Anil Kumar
    Kursun, Volkan
    [J]. 34TH IEEE INTERNATIONAL SYSTEM ON CHIP CONFERENCE (SOCC), 2021, : 25 - 28
  • [5] Materials to System Co-optimization (MSCO™) for SRAM and its application towards Gate-All-Around Technology
    Applied Materials, Santa Clara, United States
    不详
    [J]. Int Conf Simul Semicond Process Dev Proc SISPAD, 2023, (53-56):
  • [6] Materials to System Co-optimization (MSCOTM) for SRAM and its application towards Gate-All-Around Technology
    Vyas, Pratik B.
    Pal, Ashish
    Costrini, Gregory
    Asenov, Plamen
    Mhedhbi, Sarra
    Zhao, Charisse
    Moroz, Victor
    Colombeau, Benjamin
    Haran, Bala
    Bazizi, El Mehdi
    Ayyagari-Sangamalli, Buvna
    [J]. 2023 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, SISPAD, 2023, : 53 - 56
  • [7] Design Optimization of 10 nm Channel Length InGaAs Vertical Gate-All-Around Transistor (Nanowire)
    Kulkarni, Shreyas
    Joshi, Sangeeta
    Bade, Dattatray
    Subramaniam, Subha
    [J]. COMPUTING, COMMUNICATION AND SIGNAL PROCESSING, ICCASP 2018, 2019, 810 : 611 - 619
  • [8] 5-nm Gate-All-Around Transistor Technology With 3-D Stacked Nanosheets
    Gundu, Anil Kumar
    Kursun, Volkan
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (03) : 922 - 929
  • [9] A Vertical Combo Spacer to Optimize Electrothermal Characteristics of 7-nm Nanosheet Gate-All-Around Transistor
    Liu, Renhua
    Li, Xiaojin
    Sun, Yabin
    Shi, Yanling
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (06) : 2249 - 2254
  • [10] Performance and Variability-Aware SRAM Design for Gate-All-Around Nanosheets and Benchmark with FinFETs at 3nm Technology Node
    Rzepa, Gerhard
    Bhuwalka, Krishna K.
    Baumgartner, Oskar
    Leonelli, Daniele
    Karner, Hui-Wen
    Schanovsky, Franz
    Kernstock, Christian
    Stanojevic, Zlatan
    Wu, Hao
    Benistant, Francis
    Liu, Changze
    Karner, Markus
    [J]. 2022 INTERNATIONAL ELECTRON DEVICES MEETING, IEDM, 2022,