Improved MEOL and BEOL Parasitic-Aware Design Technology Co-Optimization for 3 nm Gate-All-Around Nanosheet Transistor

被引:0
|
作者
Sun, Yabin [1 ,2 ]
Wang, Meng [2 ]
Li, Xianglong [2 ]
Hu, Shaojian [3 ]
Liu, Ziyu [1 ]
Liu, Yun [2 ]
Li, Xiaojin [2 ]
Shi, Yanling [2 ]
机构
[1] Fudan Univ, Sch Microelect, Shanghai 200433, Peoples R China
[2] East China Normal Univ, Dept Elect Engn, Shanghai 200241, Peoples R China
[3] Shanghai Integrated Circuits Res & Dev Ctr, Shanghai 201203, Peoples R China
基金
上海市自然科学基金; 中国国家自然科学基金;
关键词
Capacitance; Logic gates; Integrated circuit modeling; Resistance; Transistors; Standards; Inverters; Back-end-of-line (BEOL); compact model (CM); design technology co-optimization (DTCO); gate-all-around nanosheet field effect transistor (GAA-NSFET); middle-end-of-line (MEOL); parasitic extraction; SPACER; FINFET; FET;
D O I
10.1109/TED.2021.3135247
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this article, an improved parasitic-aware design technology co-optimization (DTCO) for gate-all-around nanosheet field effect transistor (GAA-NSFET) at 3 nm node is proposed. The presented DTCO flow owns two distinct features. First, a novel de-embedding strategy is designed to avoid the repeated calculation of gate-source/drain contact capacitance. Second, the parasitic resistance of the middle-end-of-line (MEOL) and back-end-of-line (BEOL) is accurately extracted, combing the front-end-of-line (FEOL) simulation and the calculation of MEOL/BEOL equivalent interconnect length. The power, performance, and area (PPA) of the benchmark circuit [15-stage ring oscillator (RO)] are collaboratively optimized. Considering the limitation of contacted gate pitch (CGP) and the process effects, the compromise of structure parameters is studied. GAA-NSFET architecture with 48% reduction in power consumption, 26% increase in speed, and 46% reduction in area is achieved, satisfying the scaling requirement from 5 to 3 nm node. All data here provide an optimization and design foundation for GAA-NSFET in future 3 nm technology node.
引用
收藏
页码:462 / 468
页数:7
相关论文
共 50 条
  • [21] Design technology co-optimization towards sub-3 nm technology nodes
    Genquan Han
    Yue Hao
    [J]. Journal of Semiconductors, 2021, (02) - 10
  • [22] Design technology co-optimization towards sub-3 nm technology nodes
    Han, Genquan
    Hao, Yue
    [J]. JOURNAL OF SEMICONDUCTORS, 2021, 42 (02)
  • [23] Thermal Coupling Among Channels and Its DC Modeling in Sub-7-nm Vertically Stacked Nanosheet Gate-All-Around Transistor
    Liu, Renhua
    Li, Xiaojin
    Sun, Yabin
    Li, Fei
    Shi, Yanling
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (12) : 6563 - 6570
  • [24] The influences of radiation effects on DC/RF performances of L g=22 nm gate-all-around nanosheet field-effect transistor
    Ma, Yue
    Bi, Jinshun
    Majumdar, Sandip
    Mehmood, Safdar
    Ji, Lanlong
    Sun, Yichao
    Zhang, Chenrui
    Fan, Linjie
    Zhao, Biyao
    Wang, Hanbin
    Shen, Lizhi
    Han, Tingting
    [J]. SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2022, 37 (03)
  • [25] Design/System Technology Co-Optimization for 3nm Node and Beyond
    Song, S. C.
    [J]. 2021 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS (VLSI-TSA), 2021,
  • [26] Interconnect Design-Technology Co-Optimization for Sub-3nm Technology Nodes
    Baert, Rogier
    Ciofi, Ivan
    Patli, Sudhir
    Zografos, Odysseas
    Sarkar, Satadru
    Chehab, Bilal
    Jang, Doyoung
    Spessot, Alessio
    Ryckaert, Julien
    Tokei, Zsolt
    [J]. 2020 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE (IITC), 2020, : 28 - 30
  • [27] Stacked nanosheet fork architecture for SRAM design and device co-optimization toward 3nm
    Weckx, P.
    Ryckaert, J.
    Putchal, V.
    De Keersgieter, A.
    Boemmels, J.
    Schuddinckl, P.
    Jang, D.
    Yakimets, D.
    Bardon, M. G.
    Ragnarsson, L. -A.
    Raghavan, P.
    Kim, R. R.
    Spessot, A.
    Verkest, D.
    Mocuta, A.
    [J]. 2017 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2017,
  • [28] Design Optimization and Analysis of InGaAs-Based Gate-All-Around (GAA) Junctionless Field-Effect Transistor (JLFET)
    Seo, Jae Hwa
    Yoon, Young Jun
    Lee, Jung-Hee
    Kang, In Man
    [J]. JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2017, 17 (11) : 8350 - 8354
  • [29] Characterization and optimization of junctionless gate-all-around vertically stacked nanowire FETs for sub-5 nm technology nodes
    Sreenivasulu, V. Bharath
    Narendar, Vadthiya
    [J]. MICROELECTRONICS JOURNAL, 2021, 116
  • [30] Gate-All-Around GaN Nanowire FET as a Potential Transistor at 5 nm Technology for Low-Power Low-Voltage Applications
    Thakur, Rajiv Ranjan
    Chaturvedi, Nidhi
    [J]. NANO, 2021, 16 (08)