Improved MEOL and BEOL Parasitic-Aware Design Technology Co-Optimization for 3 nm Gate-All-Around Nanosheet Transistor

被引:0
|
作者
Sun, Yabin [1 ,2 ]
Wang, Meng [2 ]
Li, Xianglong [2 ]
Hu, Shaojian [3 ]
Liu, Ziyu [1 ]
Liu, Yun [2 ]
Li, Xiaojin [2 ]
Shi, Yanling [2 ]
机构
[1] Fudan Univ, Sch Microelect, Shanghai 200433, Peoples R China
[2] East China Normal Univ, Dept Elect Engn, Shanghai 200241, Peoples R China
[3] Shanghai Integrated Circuits Res & Dev Ctr, Shanghai 201203, Peoples R China
基金
上海市自然科学基金; 中国国家自然科学基金;
关键词
Capacitance; Logic gates; Integrated circuit modeling; Resistance; Transistors; Standards; Inverters; Back-end-of-line (BEOL); compact model (CM); design technology co-optimization (DTCO); gate-all-around nanosheet field effect transistor (GAA-NSFET); middle-end-of-line (MEOL); parasitic extraction; SPACER; FINFET; FET;
D O I
10.1109/TED.2021.3135247
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this article, an improved parasitic-aware design technology co-optimization (DTCO) for gate-all-around nanosheet field effect transistor (GAA-NSFET) at 3 nm node is proposed. The presented DTCO flow owns two distinct features. First, a novel de-embedding strategy is designed to avoid the repeated calculation of gate-source/drain contact capacitance. Second, the parasitic resistance of the middle-end-of-line (MEOL) and back-end-of-line (BEOL) is accurately extracted, combing the front-end-of-line (FEOL) simulation and the calculation of MEOL/BEOL equivalent interconnect length. The power, performance, and area (PPA) of the benchmark circuit [15-stage ring oscillator (RO)] are collaboratively optimized. Considering the limitation of contacted gate pitch (CGP) and the process effects, the compromise of structure parameters is studied. GAA-NSFET architecture with 48% reduction in power consumption, 26% increase in speed, and 46% reduction in area is achieved, satisfying the scaling requirement from 5 to 3 nm node. All data here provide an optimization and design foundation for GAA-NSFET in future 3 nm technology node.
引用
收藏
页码:462 / 468
页数:7
相关论文
共 50 条
  • [31] Impact of Gate Length and Doping Variation on the DC and Analog/RF Performance of sub-3nm Stacked Si Gate-All-Around Nanosheet FET
    Yadav, Nisha
    Jadav, Sunil
    Saini, Gaurav
    [J]. SILICON, 2023, 15 (01) : 217 - 228
  • [32] Impact of Gate Length and Doping Variation on the DC and Analog/RF Performance of sub - 3nm Stacked Si Gate-All-Around Nanosheet FET
    Nisha Yadav
    Sunil Jadav
    Gaurav Saini
    [J]. Silicon, 2023, 15 : 217 - 228
  • [33] Circuit and Process Co-Design with Vertical Gate-All-Around Nanowire FET Technology to Extend CMOS Scaling for 5nm and Beyond Technologies
    Bao, T. Huynh
    Yakimets, D.
    Ryckaert, J.
    Ciofi, I.
    Baert, R.
    Veloso, A.
    Boemmels, J.
    Collaert, N.
    Roussel, P.
    Demuynck, S.
    Raghavan, P.
    Mercha, A.
    Tokei, Z.
    Verkest, D.
    Thean, A. V-Y.
    Wambacq, P.
    [J]. PROCEEDINGS OF THE 2014 44TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE (ESSDERC 2014), 2014, : 102 - 105
  • [34] Fundamental study on the selective etching of SiGe and Si in ClF3 gas for nanosheet gate-all-around transistor manufacturing: A first principle study
    Tsai, Yu-Hao
    Wang, Mingmei
    [J]. JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2022, 40 (01):
  • [35] Investigation of Device Performance for Fin Angle Optimization in FinFET and Gate-All-Around FETs for 3 nm-Node and Beyond
    Kim, Soyoun
    Lee, Kitae
    Kim, Sihyun
    Kim, Munhyeon
    Lee, Jong-Ho
    Kim, Sangwan
    Park, Byung-Gook
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (04) : 2088 - 2093
  • [36] Strain, stress, and mechanical relaxation in fin-patterned Si/SiGe multilayers for sub-7nm nanosheet gate-all-around device technology
    Reboh, S.
    Coquand, R.
    Barraud, S.
    Loubet, N.
    Bernier, N.
    Audoit, G.
    Rouviere, J. -L.
    Augendre, E.
    Li, J.
    Gaudiello, J.
    Gambacorti, N.
    Yamashita, T.
    Faynot, O.
    [J]. APPLIED PHYSICS LETTERS, 2018, 112 (05)
  • [37] Design Optimization of InAs-Based Gate-All-Around (GAA) Arch-Shaped Tunneling Field-Effect Transistor (TFET)
    Seo, Jae Hwa
    Yoon, Young Jun
    Jo, Young-Woo
    Son, Dong-Hyeok
    Cho, Seongjae
    Kwon, Hyuck-In
    Lee, Jung-Hee
    Kang, In Man
    [J]. JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2016, 16 (10) : 10199 - 10203
  • [38] Design optimization of a silicon-germanium heterojunction negative capacitance gate-all-around tunneling field effect transistor based on a simulation study
    魏伟杰
    吕伟锋
    韩颖
    张彩云
    谌登科
    [J]. Chinese Physics B, 2023, (09) : 505 - 511
  • [39] Design optimization of a silicon-germanium heterojunction negative capacitance gate-all-around tunneling field effect transistor based on a simulation study
    Wei, Weijie
    Lu, Weifeng
    Han, Ying
    Zhang, Caiyun
    Chen, Dengke
    [J]. CHINESE PHYSICS B, 2023, 32 (09)
  • [40] Low-Capacitance, High-CDM ESD Protection Design with FEOL and BEOL Co-Optimization in 4nm Bulk FinFET Technology
    Chang, Yi-Feng
    Yang, Han-Jen
    Chang, Tzu-Heng
    Lee, Jam-Wem
    Chen, Kuo-Ji
    [J]. 2022 44TH ANNUAL EOS/ESD SYMPOSIUM (EOS/ESD), 2022,