Design optimization of a silicon-germanium heterojunction negative capacitance gate-all-around tunneling field effect transistor based on a simulation study

被引:1
|
作者
Wei, Weijie [1 ]
Lu, Weifeng [1 ]
Han, Ying [1 ]
Zhang, Caiyun [1 ]
Chen, Dengke [1 ]
机构
[1] Hangzhou Dianzi Univ, Sch Microelect, Hangzhou 310018, Peoples R China
基金
中国国家自然科学基金;
关键词
negative capacitance (NC); gate-all-around (GAA); silicon-germanium heterojunction; gate-to-source overlap (SOL); 73.40.Jn; 73.40.Kp; 77.55.-g; 85.35.-p; DRAIN CURRENT; FET; PERFORMANCE; IMPACT; MODEL;
D O I
10.1088/1674-1056/acaa2c
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
The steep sub-threshold swing of a tunneling field-effect transistor (TFET) makes it one of the best candidates for low-power nanometer devices. However, the low driving capability of TFETs prevents their application in integrated circuits. In this study, an innovative gate-all-around (GAA) TFET, which represents a negative capacitance GAA gate-to-source overlap TFET (NCGAA-SOL-TFET), is proposed to increase the driving current. The proposed NCGAA-SOL-TFET is developed based on technology computer-aided design (TCAD) simulations. The proposed structure can solve the problem of the insufficient driving capability of conventional TFETs and is suitable for sub-3-nm nodes. In addition, due to the negative capacitance effect, the surface potential of the channel can be amplified, thus enhancing the driving current. The gate-to-source overlap (SOL) technique is used for the first time in an NCGAA-TFET to increase the band-to-band tunneling rate and tunneling area at the silicon-germanium heterojunction. By optimizing the design of the proposed structure via adjusting the SOL length and the ferroelectric layer thickness, a sufficiently large on-state current of 17.20 & mu;A can be achieved and the threshold voltage can be reduced to 0.31 V with a sub-threshold swing of 44.98 mV/decade. Finally, the proposed NCGAA-SOL-TFET can overcome the Boltzmann limit-related problem, achieving a driving current that is comparable to that of the traditional complementary metal-oxide semiconductor devices.
引用
收藏
页数:7
相关论文
共 50 条
  • [1] Design optimization of a silicon-germanium heterojunction negative capacitance gate-all-around tunneling field effect transistor based on a simulation study
    魏伟杰
    吕伟锋
    韩颖
    张彩云
    谌登科
    [J]. Chinese Physics B, 2023, 32 (09) : 505 - 511
  • [2] Design and performance analysis of gate-all-around negative capacitance dopingless nanowire tunnel field effect transistor
    Solay, Leo Raj
    Kumar, Naveen
    Amin, S. Intekhab
    Kumar, Pradeep
    Anand, Sunny
    [J]. SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2022, 37 (11)
  • [3] Device physics and guiding principles for the design of double-gate tunneling field effect transistor with silicon-germanium source heterojunction
    Toh, Eng-Huat
    Wang, Grace Huiqi
    Chan, Lap
    Samudra, Ganesh
    Yeo, Yee-Chia
    [J]. APPLIED PHYSICS LETTERS, 2007, 91 (24)
  • [4] A novel recessed-source negative capacitance gate-all-around tunneling field effect transistor for low-power applications
    Wei, Weijie
    Lu, Weifeng
    Han, Ying
    Zhang, Caiyun
    Chen, Dengke
    [J]. MICROELECTRONICS JOURNAL, 2024, 145
  • [5] Design Optimization of Ge/GaAs-Based Heterojunction Gate-All-Around (GAA) Arch-Shaped Tunneling Field-Effect Transistor (A-TFET)
    Seo, Jae Hwa
    Yoon, Young Jun
    Kang, In Man
    [J]. JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2018, 18 (09) : 6602 - 6605
  • [6] Impact of Gate Asymmetry on Gate-All-Around Silicon Nanovvire Transistor Parasitic Capacitance
    Dong, Xiaoqiao
    Yang, Yuancheng
    Chen, Gong
    Sun, Shuang
    Cai, Qifeng
    Li, Xiaokang
    An, Xia
    Xu, Xiaoyan
    Zhang, Wanrong
    Li, Ming
    [J]. 2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 296 - 298
  • [7] Capacitance model for nanowire gate-all-around tunneling field-effect-transistors
    Lu Bin
    Wang Da-Wei
    Chen Yu-Lei
    Cui Yan
    Miao Yuan-Hao
    Dong Lin-Peng
    [J]. ACTA PHYSICA SINICA, 2021, 70 (21)
  • [8] Quantum Modelling of Nanoscale Silicon Gate-all-Around Field Effect Transistor
    Vimala, P.
    Kumar, Nithin N. R.
    [J]. JOURNAL OF NANO RESEARCH, 2020, 64 : 115 - 122
  • [9] Device design and scalability of a double-gate tunneling field-effect transistor with silicon-germanium source
    Toh, Eng-Huat
    Wang, Grace Huiqi
    Chan, Lap
    Sylvester, Dennis
    Heng, Chun-Huat
    Samudra, Ganesh S.
    Yeo, Yee-Chia
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS, 2008, 47 (04) : 2593 - 2597
  • [10] Vertical Ge and GeSn heterojunction gate-all-around tunneling field effect transistors
    Schulze, Joerg
    Blech, Andreas
    Datta, Arnab
    Fischer, Inga A.
    Haehnel, Daniel
    Naasz, Sandra
    Rolseth, Erlend
    Tropper, Eva-Maria
    [J]. SOLID-STATE ELECTRONICS, 2015, 110 : 59 - 64