Design optimization of a silicon-germanium heterojunction negative capacitance gate-all-around tunneling field effect transistor based on a simulation study

被引:1
|
作者
Wei, Weijie [1 ]
Lu, Weifeng [1 ]
Han, Ying [1 ]
Zhang, Caiyun [1 ]
Chen, Dengke [1 ]
机构
[1] Hangzhou Dianzi Univ, Sch Microelect, Hangzhou 310018, Peoples R China
基金
中国国家自然科学基金;
关键词
negative capacitance (NC); gate-all-around (GAA); silicon-germanium heterojunction; gate-to-source overlap (SOL); 73.40.Jn; 73.40.Kp; 77.55.-g; 85.35.-p; DRAIN CURRENT; FET; PERFORMANCE; IMPACT; MODEL;
D O I
10.1088/1674-1056/acaa2c
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
The steep sub-threshold swing of a tunneling field-effect transistor (TFET) makes it one of the best candidates for low-power nanometer devices. However, the low driving capability of TFETs prevents their application in integrated circuits. In this study, an innovative gate-all-around (GAA) TFET, which represents a negative capacitance GAA gate-to-source overlap TFET (NCGAA-SOL-TFET), is proposed to increase the driving current. The proposed NCGAA-SOL-TFET is developed based on technology computer-aided design (TCAD) simulations. The proposed structure can solve the problem of the insufficient driving capability of conventional TFETs and is suitable for sub-3-nm nodes. In addition, due to the negative capacitance effect, the surface potential of the channel can be amplified, thus enhancing the driving current. The gate-to-source overlap (SOL) technique is used for the first time in an NCGAA-TFET to increase the band-to-band tunneling rate and tunneling area at the silicon-germanium heterojunction. By optimizing the design of the proposed structure via adjusting the SOL length and the ferroelectric layer thickness, a sufficiently large on-state current of 17.20 & mu;A can be achieved and the threshold voltage can be reduced to 0.31 V with a sub-threshold swing of 44.98 mV/decade. Finally, the proposed NCGAA-SOL-TFET can overcome the Boltzmann limit-related problem, achieving a driving current that is comparable to that of the traditional complementary metal-oxide semiconductor devices.
引用
收藏
页数:7
相关论文
共 50 条
  • [21] Impact of Silicon Body Thickness on the Performance of Gate-all-around Silicon nanowire field effect transistor
    Gupta, Richa
    Dass, Devi
    Prasher, Rakesh
    Vaid, Rakesh
    [J]. PHYSICS OF SEMICONDUCTOR DEVICES, 2014, : 689 - 692
  • [22] Design and Investigation of Silicon Gate-All-Around Junctionless Field-Effect Transistor Using a Step Thickness Gate Oxide
    Zhang, Wenlun
    Wang, Baokang
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2021, E104C (08) : 379 - 385
  • [23] Optimization of negative capacitance junctionless gate-all-around field-effect transistor using asymmetric non-local lateral Gaussian doping
    Han, Ying
    Lu, Weifeng
    Wei, Weijie
    Zhang, Caiyun
    Chen, Dengke
    [J]. MICROELECTRONICS JOURNAL, 2023, 135
  • [24] Design Optimization of InGaAs/GaAsSb-Based P-Type Gate-All-Around Arch-Shaped Tunneling Field-Effect Transistor
    Kim, Bo Gyeong
    Seo, Jae Hwa
    Yoon, Young Jun
    Cho, Min Su
    Kang, In Man
    [J]. JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2019, 19 (10) : 6762 - 6766
  • [25] Design Optimization and Analysis of InGaAs-Based Gate-All-Around (GAA) Junctionless Field-Effect Transistor (JLFET)
    Seo, Jae Hwa
    Yoon, Young Jun
    Lee, Jung-Hee
    Kang, In Man
    [J]. JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2017, 17 (11) : 8350 - 8354
  • [26] Enhancing the design and performance of a gate-all-around (GAA) charge plasma nanowire field-effect transistor with the help of the negative-capacitance technique
    Leo Raj Solay
    S. Intekhab Amin
    Pradeep Kumar
    Sunny Anand
    [J]. Journal of Computational Electronics, 2021, 20 : 2350 - 2359
  • [27] Enhancing the design and performance of a gate-all-around (GAA) charge plasma nanowire field-effect transistor with the help of the negative-capacitance technique
    Solay, Leo Raj
    Amin, S. Intekhab
    Kumar, Pradeep
    Anand, Sunny
    [J]. JOURNAL OF COMPUTATIONAL ELECTRONICS, 2021, 20 (06) : 2350 - 2359
  • [28] Peculiarities of the SCLC Effect in Gate-All-Around Silicon Nanowire Field-Effect Transistor Biosensors
    Zhang, Yongqiang
    Boichuk, Nazarii
    Pustovyi, Denys
    Chekubasheva, Valeriia
    Long, Hanlin
    Petrychuk, Mykhailo
    Vitusevich, Svetlana
    [J]. ADVANCED ELECTRONIC MATERIALS, 2024, 10 (07)
  • [29] Effect of Ga fraction in InGaAs channel on performances of gate-all-around tunneling field-effect transistor
    Kim, Young Jae
    Yoon, Young Jun
    Seo, Jae Hwa
    Lee, Sung Min
    Cho, Seongjae
    Lee, Jung-Hee
    Kang, In Man
    [J]. SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2015, 30 (01)
  • [30] Variability-Aware Simulation Strategy for Gate-All-Around Vertical Field Effect Transistor
    Ko, Kyul
    Kang, Myounggon
    Jeon, Jongwook
    Shin, Hyungcheol
    [J]. JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2019, 19 (10) : 6715 - 6721