Enhancing the design and performance of a gate-all-around (GAA) charge plasma nanowire field-effect transistor with the help of the negative-capacitance technique

被引:0
|
作者
Leo Raj Solay
S. Intekhab Amin
Pradeep Kumar
Sunny Anand
机构
[1] Amity University Uttar Pradesh,
[2] Jamia Millia Islamia University,undefined
来源
关键词
Negative capacitance; Charge plasma; Gate-all-around; Nanowire; FET;
D O I
暂无
中图分类号
学科分类号
摘要
A gate-all-around charge plasma nanowire field-effect transistor (GAA CP NW FET) device using the negative-capacitance technique is introduced, termed the GAA CP NW negative-capacitance (NC) FET. In the face of bottleneck issues in nanoscale devices such as rising power dissipation, new techniques must be introduced into FET structures to overcome their major limitations. Negative capacitance is an efficient effect that can be incorporated into a device to enhance its performance for low-power applications and help to reduce the operating voltage. The Landau–Khalatnikov equation can be applied in such cases to obtain the effective bias. To determine the effects of negative capacitance, lead zirconate titanate (PZT) ferroelectric material, a ceramic material with perovskite properties, is adopted as a gate insulator. This approach diminishes the supply voltage and reduces the power dissipation in the device. Excluding their polarization properties, ferroelectric materials are similar to dielectric materials, and PZT offers abundant polarization with improved reliability and a higher dielectric capacitance. Without proper tuning of the thickness of the PZT material, hysteresis behavior mat occur. Hence, the thickness of the PZT material (tFE) is an essential parameter to optimize the device performance and achieve a reduced threshold voltage for the GAA CP NW NC-FET device proposed herein. Furthermore, varying the thickness of the PZT ferroelectric material can also enhance the performance. When using the highest values of tFE, improved outcomes with an analogously lower operating voltage are observed. The effects of varying tFE on the performance characteristics of the device including the drain current, transconductance, polarized charge, etc. are also interpreted herein.
引用
收藏
页码:2350 / 2359
页数:9
相关论文
共 50 条
  • [1] Enhancing the design and performance of a gate-all-around (GAA) charge plasma nanowire field-effect transistor with the help of the negative-capacitance technique
    Solay, Leo Raj
    Amin, S. Intekhab
    Kumar, Pradeep
    Anand, Sunny
    [J]. JOURNAL OF COMPUTATIONAL ELECTRONICS, 2021, 20 (06) : 2350 - 2359
  • [2] Design and Analysis of Gate Engineered Gate-All-Around (GAA) Charge Plasma Nanowire Field Effect Transistor
    Solay, Leo Raj
    Kumar, Pradeep
    Amin, Intekhab
    Anand, Sunny
    [J]. 2021 6TH INTERNATIONAL CONFERENCE FOR CONVERGENCE IN TECHNOLOGY (I2CT), 2021,
  • [3] Design and performance analysis of gate-all-around negative capacitance dopingless nanowire tunnel field effect transistor
    Solay, Leo Raj
    Kumar, Naveen
    Amin, S. Intekhab
    Kumar, Pradeep
    Anand, Sunny
    [J]. SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2022, 37 (11)
  • [4] Design analysis of Gate-All-Around nanowire tunnel field effect transistor
    Sharma, Nitika
    Garg, Nidhi
    Kaur, Gurpreet
    [J]. MATERIALS TODAY-PROCEEDINGS, 2021, 45 : 5308 - 5314
  • [5] Peculiarities of the SCLC Effect in Gate-All-Around Silicon Nanowire Field-Effect Transistor Biosensors
    Zhang, Yongqiang
    Boichuk, Nazarii
    Pustovyi, Denys
    Chekubasheva, Valeriia
    Long, Hanlin
    Petrychuk, Mykhailo
    Vitusevich, Svetlana
    [J]. ADVANCED ELECTRONIC MATERIALS, 2024, 10 (07):
  • [6] Design Optimization and Analysis of InGaAs-Based Gate-All-Around (GAA) Junctionless Field-Effect Transistor (JLFET)
    Seo, Jae Hwa
    Yoon, Young Jun
    Lee, Jung-Hee
    Kang, In Man
    [J]. JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2017, 17 (11) : 8350 - 8354
  • [7] Investigation of a Gate Stack Gate-All-Around Junctionless Nanowire Field-Effect Transistor for Oxygen Gas Sensing
    Rishu Chaujar
    Mekonnen Getnet Yirak
    [J]. Journal of Electronic Materials, 2024, 53 : 2191 - 2201
  • [8] Investigation of a Gate Stack Gate-All-Around Junctionless Nanowire Field-Effect Transistor for Oxygen Gas Sensing
    Chaujar, Rishu
    Yirak, Mekonnen Getnet
    [J]. JOURNAL OF ELECTRONIC MATERIALS, 2024, 53 (04) : 2191 - 2201
  • [9] High performance horizontal gate-all-around silicon nanowire field-effect transistors
    Shirak, O.
    Shtempluck, O.
    Kotchtakov, V.
    Bahir, G.
    Yaish, Y. E.
    [J]. NANOTECHNOLOGY, 2012, 23 (39)
  • [10] Encapsulated gate-all-around InAs nanowire field-effect transistors
    Sasaki, Satoshi
    Tateno, Kouta
    Zhang, Guoqiang
    Suominen, Henri
    Harada, Yuichi
    Saito, Shiro
    Fujiwara, Akira
    Sogawa, Tetsuomi
    Muraki, Koji
    [J]. APPLIED PHYSICS LETTERS, 2013, 103 (21)