Design optimization of a silicon-germanium heterojunction negative capacitance gate-all-around tunneling field effect transistor based on a simulation study

被引:1
|
作者
Wei, Weijie [1 ]
Lu, Weifeng [1 ]
Han, Ying [1 ]
Zhang, Caiyun [1 ]
Chen, Dengke [1 ]
机构
[1] Hangzhou Dianzi Univ, Sch Microelect, Hangzhou 310018, Peoples R China
基金
中国国家自然科学基金;
关键词
negative capacitance (NC); gate-all-around (GAA); silicon-germanium heterojunction; gate-to-source overlap (SOL); 73.40.Jn; 73.40.Kp; 77.55.-g; 85.35.-p; DRAIN CURRENT; FET; PERFORMANCE; IMPACT; MODEL;
D O I
10.1088/1674-1056/acaa2c
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
The steep sub-threshold swing of a tunneling field-effect transistor (TFET) makes it one of the best candidates for low-power nanometer devices. However, the low driving capability of TFETs prevents their application in integrated circuits. In this study, an innovative gate-all-around (GAA) TFET, which represents a negative capacitance GAA gate-to-source overlap TFET (NCGAA-SOL-TFET), is proposed to increase the driving current. The proposed NCGAA-SOL-TFET is developed based on technology computer-aided design (TCAD) simulations. The proposed structure can solve the problem of the insufficient driving capability of conventional TFETs and is suitable for sub-3-nm nodes. In addition, due to the negative capacitance effect, the surface potential of the channel can be amplified, thus enhancing the driving current. The gate-to-source overlap (SOL) technique is used for the first time in an NCGAA-TFET to increase the band-to-band tunneling rate and tunneling area at the silicon-germanium heterojunction. By optimizing the design of the proposed structure via adjusting the SOL length and the ferroelectric layer thickness, a sufficiently large on-state current of 17.20 & mu;A can be achieved and the threshold voltage can be reduced to 0.31 V with a sub-threshold swing of 44.98 mV/decade. Finally, the proposed NCGAA-SOL-TFET can overcome the Boltzmann limit-related problem, achieving a driving current that is comparable to that of the traditional complementary metal-oxide semiconductor devices.
引用
收藏
页数:7
相关论文
共 50 条
  • [31] Computational Study of Thermal Stress in Gate-All-Around Nanosheet Field Effect Transistor
    Zang, Wenxuan
    Yang, Yanbin
    Chen, Wenchao
    [J]. 2022 INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY (ICMMT), 2022,
  • [32] A Study on the Performance of Gate-All-Around Heterojunction Tunnel Field-Effect Transistors Based on Polarization Effect
    Guan, Yunhe
    Dou, Zhen
    Lu, Jiachen
    Sun, Weihan
    Wang, Shaoqing
    Liu, Xiangtai
    Chen, Haifeng
    [J]. ACS APPLIED ELECTRONIC MATERIALS, 2024, 6 (06) : 4635 - 4642
  • [33] Design and analysis of Si-based arch-shaped gate-all-around (GAA) tunneling field-effect transistor (TFET)
    Seo, Jae Hwa
    Yoon, Young Jun
    Lee, Seongmin
    Lee, Jung-Hee
    Cho, Seongjae
    Kang, In Man
    [J]. CURRENT APPLIED PHYSICS, 2015, 15 (03) : 208 - 212
  • [34] Design study of the gate-all-around silicon nanosheet MOSFETs
    Lee, Yongwoo
    Park, Geon-Hwi
    Choi, Bongsik
    Yoon, Jinsu
    Kim, Hyo-Jin
    Kim, Dae Hwan
    Kim, Dong Myong
    Kang, Min-Ho
    Choi, Sung-Jin
    [J]. SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2020, 35 (03)
  • [35] Design and Analysis of Gate Engineered Gate-All-Around (GAA) Charge Plasma Nanowire Field Effect Transistor
    Solay, Leo Raj
    Kumar, Pradeep
    Amin, Intekhab
    Anand, Sunny
    [J]. 2021 6TH INTERNATIONAL CONFERENCE FOR CONVERGENCE IN TECHNOLOGY (I2CT), 2021,
  • [36] An Analytical Modeling of Conical Gate-All-Around Tunnel Field Effect Transistor
    Usha C
    Vimala P
    [J]. Silicon, 2021, 13 : 2563 - 2568
  • [37] An Analytical Modeling of Conical Gate-All-Around Tunnel Field Effect Transistor
    Usha, C.
    Vimala, P.
    [J]. SILICON, 2021, 13 (08) : 2563 - 2568
  • [38] Simulation of Gate-All-Around Tunnel Field-Effect Transistor with an n-Doped Layer
    Lee, Dong Seup
    Yang, Hong-Seon
    Kang, Kwon-Chil
    Lee, Joung-Eob
    Lee, Jung Han
    Cho, Seongjae
    Park, Byung-Gook
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2010, E93C (05) : 540 - 545
  • [39] A Simulation Study of Gate-All-Around Nanowire Transistor With a Core-Substrate
    Han, Ke
    Zhang, Yannan
    Deng, Zhongliang
    [J]. IEEE ACCESS, 2020, 8 : 62181 - 62190
  • [40] A Simulation Study of a Gate-All-Around Nanowire Transistor with a Core-Insulator
    Zhang, Yannan
    Han, Ke
    Li, Jiawei
    [J]. MICROMACHINES, 2020, 11 (02)