Technology/Circuit Co-optimization and benchmarking for Graphene Interconnects at Sub-10nm Technology Node

被引:0
|
作者
Pan, Chenyun [1 ]
Raghavan, Praveen [2 ]
Catthoor, Francky [2 ]
Tokei, Zsolt [2 ]
Naeemi, Azad [1 ]
机构
[1] Georgia Inst Technol, 791 Atlantic Dr NW, Atlanta, GA 30332 USA
[2] IMEC, B-3001 Leuven, Belgium
关键词
Multi-layer graphene interconnect; circuit-level simulation; 32-bit adder; SRAM; performance; delay; energy-delay product; ELECTRONICS;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, graphene interconnects are analyzed based on realistic circuits in terms of multiple material properties, such as the mean free path, the contact resistance, and the edge roughness. The benchmark against conventional copper wires shows that the advantage of graphene usage occurs only under certain circumstances. The device-level parameters, including the supply and threshold voltages, and the circuit-level parameters, including the wire length and width, have large impacts on both the delay and energy-delay product (EDP) comparisons. Two representative circuits, a 32-bit adder and an SRAM, are investigated. Up to 40% and 70% of the improvement in delay and EDP are observed for a 32-bit adder. For the SRAM application, contact resistance is a crucial factor in dictating the performance of graphene interconnects.
引用
收藏
页码:599 / 603
页数:5
相关论文
共 50 条
  • [1] Technology/Circuit/System Co-Optimization and Benchmarking for Multilayer Graphene Interconnects at Sub-10-nm Technology Node
    Pan, Chenyun
    Raghavan, Praveen
    Ceyhan, Ahmet
    Catthoor, Francky
    Tokei, Zsolt
    Naeemi, Azad
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (05) : 1530 - 1536
  • [2] Machine Learning-enhanced Multi-dimensional Co-Optimization of Sub-10nm Technology Node Options
    Ceyhan, A.
    Quijas, J.
    Jain, S.
    Liu, H. -Y
    Gifford, W. E.
    Chakravarty, S.
    [J]. 2019 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2019,
  • [3] Design and process technology co-optimization with SADP BEOL in sub-10nm SRAM bitcell
    Woo, Youngtag
    Ichihashi, Motoi
    Parihar, Sanjay
    Yuan, Lei
    Banna, Srinivasa
    Kye, Jongwook
    [J]. 2015 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2015,
  • [4] Design technology co-optimization towards sub-3 nm technology nodes
    Genquan Han
    Yue Hao
    [J]. Journal of Semiconductors, 2021, 42 (02) : 8 - 10
  • [5] Design technology co-optimization towards sub-3 nm technology nodes
    Genquan Han
    Yue Hao
    [J]. Journal of Semiconductors, 2021, (02) - 10
  • [6] Design technology co-optimization towards sub-3 nm technology nodes
    Han, Genquan
    Hao, Yue
    [J]. JOURNAL OF SEMICONDUCTORS, 2021, 42 (02)
  • [7] Interconnect Design-Technology Co-Optimization for Sub-3nm Technology Nodes
    Baert, Rogier
    Ciofi, Ivan
    Patli, Sudhir
    Zografos, Odysseas
    Sarkar, Satadru
    Chehab, Bilal
    Jang, Doyoung
    Spessot, Alessio
    Ryckaert, Julien
    Tokei, Zsolt
    [J]. 2020 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE (IITC), 2020, : 28 - 30
  • [8] Design/System Technology Co-Optimization for 3nm Node and Beyond
    Song, S. C.
    [J]. 2021 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS (VLSI-TSA), 2021,
  • [9] Mitigating IR-Drop with Design Technology Co-Optimization for Sub-Nanometer Node Technology
    Lee, Dohyeon
    Hwang, Heecheol
    Oh, Hyunteck
    Ban, Yongchan
    [J]. 18TH INTERNATIONAL SOC DESIGN CONFERENCE 2021 (ISOCC 2021), 2021, : 163 - 164
  • [10] Process, design rule, and layout co-optimization for DSA based patterning of sub-10nm Finfet devices
    Mitra, Joydeep
    Torres, Andres
    Pan, David Z.
    [J]. EMERGING PATTERNING TECHNOLOGIES, 2017, 10144