共 50 条
- [41] Parsimonious Circuits for Error-Tolerant Applications through Probabilistic Logic Minimization INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION, AND SIMULATION, 2011, 6951 : 204 - +
- [42] Memristor–CMOS hybrid ultra-low-power high-speed multivibrators Analog Integrated Circuits and Signal Processing, 2022, 110 : 47 - 53
- [44] Area-Efficient and Reliable Error Correcting Code Circuit Based on Hybrid CMOS/Memristor Circuit JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2020, 36 (04): : 537 - 546
- [45] Area-Efficient and Reliable Error Correcting Code Circuit Based on Hybrid CMOS/Memristor Circuit Journal of Electronic Testing, 2020, 36 : 537 - 546
- [46] Comparison and extension of high performance adders for hybrid and error tolerant applications Journal of Ambient Intelligence and Humanized Computing, 2023, 14 : 7219 - 7230
- [48] High-Frequency and Power-Efficiency Ultrasound Beam-Forming Processor for Handheld Applications 2014 27TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2014, : 420 - 424
- [49] Investigating Power Characteristics of Memristor-based Logic Gates and Their Applications in a Security Primitive 2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,