Hybrid CMOS-Memristor Logic for Boosting the Power-Efficiency in Error Tolerant Applications

被引:0
|
作者
Pokharia, Monika [1 ]
Prasad, Kailash [1 ]
Hegde, Ravi [1 ]
Mekie, Joycee [1 ]
机构
[1] IIT Gandhinagar, Elect Engn, Gandhinagar, India
关键词
Approximate computing; approximate multipliers; approximate compressor; beyond CMOS; hybrid CMOSmemristor; Resistive random access memory (RRAM); DESIGN; COMPRESSORS;
D O I
10.1109/VLSID60093.2024.00078
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Approximate computing is a promising paradigm for improving the power efficiency of electronic systems for errortolerant applications such as multimedia processing, image multiplication, and machine learning. In approximate computing, the accuracy of the computation is intentionally sacrificed to achieve lower power consumption and/or area. This study proposes a hybrid CMOS-memristor circuit design for approximate computing. The proposed design combines the advantages of CMOS technology, such as high scalability and flexibility, with the advantages of memristor technology, such as low power consumption and high density. The study first presents the design of fundamental logic gates using the hybrid CMOS-memristor approach. It then presents the design of six different 4-2 compressors with varying accuracy-performance tradeoffs. Finally, it presents the design of an 8x8 multiplier using the implemented compressors. The results show that using the hybrid CMOS-memristor circuit design achieves significant improvements in power efficiency over traditional CMOS designs. For example, the 8x8 multiplier design achieves up to 88% lower power consumption and uses up to 50% fewer transistors than a traditional CMOS design. The study also evaluated the proposed design for two neural network applications (LeNet5 and ResNet18) and three image processing applications. The results show that the proposed design can achieve significant improvements in power efficiency for these applications as well.
引用
收藏
页码:431 / 436
页数:6
相关论文
共 50 条
  • [41] Parsimonious Circuits for Error-Tolerant Applications through Probabilistic Logic Minimization
    Lingamneni, Avinash
    Enz, Christian
    Palem, Krishna
    Piguet, Christian
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION, AND SIMULATION, 2011, 6951 : 204 - +
  • [42] Memristor–CMOS hybrid ultra-low-power high-speed multivibrators
    Abhay S. Vidhyadharan
    Sanjay Vidhyadharan
    Analog Integrated Circuits and Signal Processing, 2022, 110 : 47 - 53
  • [43] Hybrid CMOS-PCM Ternary Logic for Digital Circuit Applications
    Kumar, Manoj
    Suri, Manan
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2023, 22 : 228 - 237
  • [44] Area-Efficient and Reliable Error Correcting Code Circuit Based on Hybrid CMOS/Memristor Circuit
    Ishizaka, Mamoru
    Shintani, Michihiro
    Inoue, Michiko
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2020, 36 (04): : 537 - 546
  • [45] Area-Efficient and Reliable Error Correcting Code Circuit Based on Hybrid CMOS/Memristor Circuit
    Mamoru Ishizaka
    Michihiro Shintani
    Michiko Inoue
    Journal of Electronic Testing, 2020, 36 : 537 - 546
  • [46] Comparison and extension of high performance adders for hybrid and error tolerant applications
    R. Jothin
    C. Vasanthanayaki
    P. Sreelatha
    M. Peer Mohamed
    Journal of Ambient Intelligence and Humanized Computing, 2023, 14 : 7219 - 7230
  • [47] Comparison and extension of high performance adders for hybrid and error tolerant applications
    Jothin, R.
    Vasanthanayaki, C.
    Sreelatha, P.
    Mohamed, M. Peer
    JOURNAL OF AMBIENT INTELLIGENCE AND HUMANIZED COMPUTING, 2021, 14 (6) : 7219 - 7230
  • [48] High-Frequency and Power-Efficiency Ultrasound Beam-Forming Processor for Handheld Applications
    Wu, Guo-Zua
    Tang, Song-Nien
    Chang, Chih-Chi
    Lee, Chien-Ju
    Lin, Kuan-Hsien
    Chen, Oscal T-C
    2014 27TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2014, : 420 - 424
  • [49] Investigating Power Characteristics of Memristor-based Logic Gates and Their Applications in a Security Primitive
    Dofe, Jaya
    Frey, Jonathan
    Nsengiyumva, Patrick
    Yu, Qiaoyan
    2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,
  • [50] A Functional Hybrid Memristor Crossbar-Array/CMOS System for Data Storage and Neuromorphic Applications
    Kim, Kuk-Hwan
    Gaba, Siddharth
    Wheeler, Dana
    Cruz-Albrecht, Jose M.
    Hussain, Tahir
    Srinivasa, Narayan
    Lu, Wei
    NANO LETTERS, 2012, 12 (01) : 389 - 395