Hybrid CMOS-Memristor Logic for Boosting the Power-Efficiency in Error Tolerant Applications

被引:0
|
作者
Pokharia, Monika [1 ]
Prasad, Kailash [1 ]
Hegde, Ravi [1 ]
Mekie, Joycee [1 ]
机构
[1] IIT Gandhinagar, Elect Engn, Gandhinagar, India
关键词
Approximate computing; approximate multipliers; approximate compressor; beyond CMOS; hybrid CMOSmemristor; Resistive random access memory (RRAM); DESIGN; COMPRESSORS;
D O I
10.1109/VLSID60093.2024.00078
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Approximate computing is a promising paradigm for improving the power efficiency of electronic systems for errortolerant applications such as multimedia processing, image multiplication, and machine learning. In approximate computing, the accuracy of the computation is intentionally sacrificed to achieve lower power consumption and/or area. This study proposes a hybrid CMOS-memristor circuit design for approximate computing. The proposed design combines the advantages of CMOS technology, such as high scalability and flexibility, with the advantages of memristor technology, such as low power consumption and high density. The study first presents the design of fundamental logic gates using the hybrid CMOS-memristor approach. It then presents the design of six different 4-2 compressors with varying accuracy-performance tradeoffs. Finally, it presents the design of an 8x8 multiplier using the implemented compressors. The results show that using the hybrid CMOS-memristor circuit design achieves significant improvements in power efficiency over traditional CMOS designs. For example, the 8x8 multiplier design achieves up to 88% lower power consumption and uses up to 50% fewer transistors than a traditional CMOS design. The study also evaluated the proposed design for two neural network applications (LeNet5 and ResNet18) and three image processing applications. The results show that the proposed design can achieve significant improvements in power efficiency for these applications as well.
引用
收藏
页码:431 / 436
页数:6
相关论文
共 50 条
  • [31] Author Correction: Hybrid CMOS-Memristor synapse circuits for implementing Ca ion-based plasticity model
    Jae Gwang Lim
    Sung-jae Park
    Sang Min Lee
    Yeonjoo Jeong
    Jaewook Kim
    Suyoun Lee
    Jongkil Park
    Gyu Weon Hwang
    Kyeong-Seok Lee
    Seongsik Park
    Hyun Jae Jang
    Byeong-Kwon Ju
    Jong Keuk Park
    Inho Kim
    Scientific Reports, 14 (1)
  • [32] Design of Artificial Neuron Network with Synapse Utilizing Hybrid CMOS Transistors with Memristor for Low Power Applications
    Rai, V. Keerthy
    Sakthivel, R.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (12)
  • [33] Optimization techniques for maximum power-efficiency of deep sub-micron CMOS digital circuits
    Kwok, DSC
    Margala, M
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL II: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 637 - 640
  • [34] Hybrid Memristor-CMOS Implementation of Combinational Logic Based on X-MRL
    Ali, Khaled Alhaj
    Rizk, Mostafa
    Baghdadi, Amer
    Diguet, Jean-Philippe
    Jomaah, Jalal
    ELECTRONICS, 2021, 10 (09)
  • [35] A Hybrid Memristor-CMOS Multiplier Design Based on Memristive Universal Logic Gates
    Teimoory, Mehri
    Amirsoleimani, Amirali
    Ahmadi, Arash
    Ahmadi, Majid
    2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 1422 - 1425
  • [36] Ultra low power fault tolerant neural inspired CMOS logic
    Aunet, S
    Beiu, V
    PROCEEDINGS OF THE INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORKS (IJCNN), VOLS 1-5, 2005, : 2843 - 2848
  • [37] An Optimized Power-Efficiency Coordinated Control Method for EVs Charging and Discharging Applications
    Tan, Linlin
    Xie, Huiru
    Wu, Zhijun
    Wang, Ruoyin
    Huang, Xueliang
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2023, 70 (07) : 7257 - 7267
  • [38] Efficient Operand Divided Hybrid Adder for Error Tolerant Applications
    Savitha, S.
    Ramya, R.
    Janani, N.
    Sundararajan, T. V. P.
    2020 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI - 2020), 2020, : 648 - +
  • [39] On the trade-off between power-efficiency and blocking probability in fault-tolerant WDM networks
    PourEmami, Seyed Iman
    Bakhshi, Bahador
    JOURNAL OF NETWORK AND COMPUTER APPLICATIONS, 2015, 58 : 255 - 266
  • [40] 3D Hybrid CMOS/Memristor Circuits: Basic Principle and Prospective Applications
    Strukov, Dmitri B.
    2012 CONFERENCE ON OPTOELECTRONIC AND MICROELECTRONIC MATERIALS AND DEVICES (COMMAD 2012), 2012, : 21 - 22