Hybrid CMOS-Memristor Logic for Boosting the Power-Efficiency in Error Tolerant Applications

被引:0
|
作者
Pokharia, Monika [1 ]
Prasad, Kailash [1 ]
Hegde, Ravi [1 ]
Mekie, Joycee [1 ]
机构
[1] IIT Gandhinagar, Elect Engn, Gandhinagar, India
关键词
Approximate computing; approximate multipliers; approximate compressor; beyond CMOS; hybrid CMOSmemristor; Resistive random access memory (RRAM); DESIGN; COMPRESSORS;
D O I
10.1109/VLSID60093.2024.00078
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Approximate computing is a promising paradigm for improving the power efficiency of electronic systems for errortolerant applications such as multimedia processing, image multiplication, and machine learning. In approximate computing, the accuracy of the computation is intentionally sacrificed to achieve lower power consumption and/or area. This study proposes a hybrid CMOS-memristor circuit design for approximate computing. The proposed design combines the advantages of CMOS technology, such as high scalability and flexibility, with the advantages of memristor technology, such as low power consumption and high density. The study first presents the design of fundamental logic gates using the hybrid CMOS-memristor approach. It then presents the design of six different 4-2 compressors with varying accuracy-performance tradeoffs. Finally, it presents the design of an 8x8 multiplier using the implemented compressors. The results show that using the hybrid CMOS-memristor circuit design achieves significant improvements in power efficiency over traditional CMOS designs. For example, the 8x8 multiplier design achieves up to 88% lower power consumption and uses up to 50% fewer transistors than a traditional CMOS design. The study also evaluated the proposed design for two neural network applications (LeNet5 and ResNet18) and three image processing applications. The results show that the proposed design can achieve significant improvements in power efficiency for these applications as well.
引用
收藏
页码:431 / 436
页数:6
相关论文
共 50 条
  • [21] Design and analysis of 2T2M hybrid CMOS-Memristor based RRAM
    Shaarawy, Noha
    Emara, Ahmed
    El-Naggar, Ahmed M.
    Elbtity, Mohammed E.
    Ghoneima, Maged
    Radwan, Ahmed G.
    MICROELECTRONICS JOURNAL, 2018, 73 : 75 - 85
  • [22] Analysis of temperature effects on maximum power-efficiency of pass transistor logic networks in low-voltage CMOS
    Allam, A
    Khanafshar, O
    Kwok, D
    Rysinski, J
    Wang, H
    Wickman, C
    Margala, M
    2000 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, CONFERENCE PROCEEDINGS, VOLS 1 AND 2: NAVIGATING TO A NEW ERA, 2000, : 399 - 402
  • [23] Memristor-CMOS Hybrid Integrated Circuits for Reconfigurable Logic
    Xia, Qiangfei
    Robinett, Warren
    Cumbie, Michael W.
    Banerjee, Neel
    Cardinali, Thomas J.
    Yang, J. Joshua
    Wu, Wei
    Li, Xuema
    Tong, William M.
    Strukov, Dmitri B.
    Snider, Gregory S.
    Medeiros-Ribeiro, Gilberto
    Williams, R. Stanley
    NANO LETTERS, 2009, 9 (10) : 3640 - 3645
  • [24] Hybrid CMOS - Memristor based Configurable Logic Block Design
    Mane, Pravin S.
    Paul, Namita
    Behera, Nikhilesh
    Sampath, Madankumar
    Ramesha, C. K.
    2014 INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2014,
  • [25] Performance Analysis of CMOS-Memristor hybrid Ring Oscillator Physically Unclonable Function (RO-PUF)
    Loong, Julius Teo Han
    Hashim, Noor Alia Nor
    Hamid, Muhammad Saiful
    Hamid, Fazrena Azlee
    2016 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS (ICSE) PROCEEDINGS, 2016, : 304 - 307
  • [26] Easily Cascaded Memristor-CMOS Hybrid Circuit for High-Efficiency Boolean Logic Implementation
    Dong, Zhekang
    Qi, Donglian
    He, Yufei
    Xu, Zhao
    Hu, Xiaofang
    Duan, Shukai
    INTERNATIONAL JOURNAL OF BIFURCATION AND CHAOS, 2018, 28 (12):
  • [27] Role of Carbon Nitride on the Resistive Switching Behavior of a Silver Stannate Based Device: An Approach to Design a Logic Gate Using the CMOS-Memristor Hybrid System
    Perla, Venkata K.
    Ghosh, Sarit K.
    Mallick, Kaushik
    ACS APPLIED ELECTRONIC MATERIALS, 2023, 5 (03) : 1620 - 1627
  • [28] Defect Analysis and Parallel March Test Algorithm for 3D Hybrid CMOS-Memristor Memory
    Liu, Peng
    Wu, Jigang
    You, Zhiqiang
    Elimu, Michael
    Wang, Weizheng
    Cai, Shuo
    2018 IEEE 27TH ASIAN TEST SYMPOSIUM (ATS), 2018, : 25 - 29
  • [29] Approximate logic synthesis for error tolerant applications
    Shin, Doochul
    Gupta, Sandeep K.
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 957 - 960
  • [30] A hybrid memristor-CMOS XOR gate for nonvolatile logic computation
    Zhou, Yaxiong
    Li, Yi
    Xu, Lei
    Zhong, Shujing
    Xu, Ronggang
    Miao, Xiangshui
    PHYSICA STATUS SOLIDI A-APPLICATIONS AND MATERIALS SCIENCE, 2016, 213 (04): : 1050 - 1054