Ultra low power fault tolerant neural inspired CMOS logic

被引:0
|
作者
Aunet, S [1 ]
Beiu, V [1 ]
机构
[1] Univ Oslo, Dept Informat, N-0316 Oslo, Norway
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
We present a new defect/fault tolerant ultra low power CMOS circuit exploiting low level redundancy. We show that wiring and transistors may be damaged while the functionality is still kept. We also demonstrate a new full adder based on the basic building block, capable of sub V Power-Delay-Product for supply voltages below 100 mV, in a 120 nm process. The Power-Delay-Product is reduced by about 50 % compared to the best previously published FA based on a 6 transistor reconfigurable subthreshold NOR-3, MAJ-3, NAND-3 circuit. Transistors are exploited as four terminal devices operating in subthreshold and DC characteristics for a threshold element is demonstrated by chip measurements.
引用
收藏
页码:2843 / 2848
页数:6
相关论文
共 50 条
  • [1] AN ULTRA LOW POWER FAULT TOLERANT SRAM DESIGN IN 90NM CMOS
    Wang, Kuande
    Chen, Li
    Yang, Jinsheng
    2009 IEEE 22ND CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1 AND 2, 2009, : 387 - 390
  • [2] Ultra Low-Power and Noise Tolerant CMOS Dynamic Circuit Technique
    Meher, Preetisudha
    Mahapatra, K. K.
    2011 IEEE REGION 10 CONFERENCE TENCON 2011, 2011, : 1175 - 1179
  • [3] Advanced CMOS technologies for ultra-low power logic and AI applications
    Takagi, Shinichi
    Toprasertpong, Kasidit
    Kato, Kimihiko
    Sumita, Kei
    Nako, Eishin
    Nakane, Ryosho
    Jo, Kwang-won
    Takenaka, Mitsuru
    2021 5TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE (EDTM), 2021,
  • [4] An Embedded Ultra Low Power Nonvolatile Memory in a Standard CMOS Logic Process
    Li, Y-L.
    Feng, P.
    Wu, N-J.
    EDSSC: 2008 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, 2008, : 100 - 103
  • [5] Ultra-Low Power Hybrid CMOS-Magnetic Logic Architecture
    Das, Jayita
    Alam, Syed M.
    Bhanja, Sanjukta
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (09) : 2008 - 2016
  • [6] Fault tolerant approaches targeting ultra low power communications system design
    Djahromi, Amin Khajeh
    Eltawil, Ahmed M.
    Kurdahi, Fadi J.
    2007 IEEE 65TH VEHICULAR TECHNOLOGY CONFERENCE, VOLS 1-6, 2007, : 2600 - 2604
  • [7] Low power CMOS logic families
    Allam, MW
    Elmasry, MI
    1998 MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, 1999, : 419 - 422
  • [8] Fault-tolerant logic gates using neuromorphic CMOS circuits
    Joye, Neil
    Schmid, Alexandre
    Leblebici, Yusuf
    Asai, Tetsuya
    Amemiya, Yoshihito
    2007 PH.D RESEARCH IN MICROELECTRONICS AND ELECTRONICS, 2007, : 249 - +
  • [9] Design and simulation of an ultra-low power high performance CMOS logic: DMTGDI
    Pashaki, Elahe Rastegar
    Shalchian, M.
    INTEGRATION-THE VLSI JOURNAL, 2016, 55 : 194 - 201
  • [10] Ultra-Low Voltage CMOS Logic Circuits
    Melek, Luiz A. P.
    Schneider, Marcio C.
    Galup-Montoro, Carlos
    PROCEEDINGS OF THE 2014 ARGENTINE SCHOOL OF MICRO-NANOELECTRONICS, TECHNOLOGY AND APPLICATIONS (EAMTA), 2014, : 1 - 7