Ultra low power fault tolerant neural inspired CMOS logic

被引:0
|
作者
Aunet, S [1 ]
Beiu, V [1 ]
机构
[1] Univ Oslo, Dept Informat, N-0316 Oslo, Norway
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
We present a new defect/fault tolerant ultra low power CMOS circuit exploiting low level redundancy. We show that wiring and transistors may be damaged while the functionality is still kept. We also demonstrate a new full adder based on the basic building block, capable of sub V Power-Delay-Product for supply voltages below 100 mV, in a 120 nm process. The Power-Delay-Product is reduced by about 50 % compared to the best previously published FA based on a 6 transistor reconfigurable subthreshold NOR-3, MAJ-3, NAND-3 circuit. Transistors are exploited as four terminal devices operating in subthreshold and DC characteristics for a threshold element is demonstrated by chip measurements.
引用
收藏
页码:2843 / 2848
页数:6
相关论文
共 50 条
  • [31] Ultra low-power neural inspired addition: When serial might outperform parallel architectures
    Beiu, V
    Djupdal, A
    Aunet, S
    COMPUTATIONAL INTELLIGENCE AND BIOINSPIRED SYSTEMS, PROCEEDINGS, 2005, 3512 : 486 - 493
  • [32] Ultra Low Power Asynchronous Charge Sharing Logic
    Chen, Jiaoyan
    Vasudevan, Dilip
    Schellekens, Michel
    Popovici, Emanuel
    JOURNAL OF LOW POWER ELECTRONICS, 2012, 8 (04) : 526 - 534
  • [33] Sequential Adiabatic Logic for Ultra Low Power Applications
    Samanta, Samik
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON 2017 DEVICES FOR INTEGRATED CIRCUIT (DEVIC), 2017, : 821 - 824
  • [34] Reversible fault-tolerant logic
    Boykin, PO
    Roychowdhury, VP
    2005 INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS, PROCEEDINGS, 2005, : 444 - 453
  • [35] Reversible fault-tolerant logic
    Boykin, P.O. (boykin@ece.ufl.edu), IEEE Comput. Soc. Tech. Commit. on Fault-Tolerant Comput.; IFIP WG 10.4 on Dependable Comput. and Fault Tolerance; IEICE Tech. Group on Dependable Comput. (Institute of Electrical and Electronics Engineers Computer Society):
  • [36] Fault Tolerant Logic Cell FPGA
    Grekov, Artem V.
    Tyurin, Sergey F.
    PROCEEDINGS OF THE 2017 IEEE RUSSIA SECTION YOUNG RESEARCHERS IN ELECTRICAL AND ELECTRONIC ENGINEERING CONFERENCE (2017 ELCONRUS), 2017, : 287 - 290
  • [37] A fault-tolerant default logic
    Lin, Zhangang
    Ma, Yue
    Lin, Zuoquan
    LOGICS IN ARTIFICIAL INTELLIGENCE, PROCEEDINGS, 2006, 4160 : 253 - 265
  • [38] Clocked CMOS Adiabatic Logic with Low-Power Dissipation
    Li, He
    Zhang, Yimeng
    Yoshihara, Tsutomu
    2013 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2013, : 64 - 67
  • [39] Variable input delay CMOS logic for low power design
    Raja, T
    Agrawal, VD
    Bushnell, ML
    18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 598 - 605
  • [40] Low-power CMOS threshold-logic gate
    Avedillo, MJ
    Quintana, JM
    Rueda, A
    Jimenez, E
    ELECTRONICS LETTERS, 1995, 31 (25) : 2157 - 2159