Ultra low power fault tolerant neural inspired CMOS logic

被引:0
|
作者
Aunet, S [1 ]
Beiu, V [1 ]
机构
[1] Univ Oslo, Dept Informat, N-0316 Oslo, Norway
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
We present a new defect/fault tolerant ultra low power CMOS circuit exploiting low level redundancy. We show that wiring and transistors may be damaged while the functionality is still kept. We also demonstrate a new full adder based on the basic building block, capable of sub V Power-Delay-Product for supply voltages below 100 mV, in a 120 nm process. The Power-Delay-Product is reduced by about 50 % compared to the best previously published FA based on a 6 transistor reconfigurable subthreshold NOR-3, MAJ-3, NAND-3 circuit. Transistors are exploited as four terminal devices operating in subthreshold and DC characteristics for a threshold element is demonstrated by chip measurements.
引用
收藏
页码:2843 / 2848
页数:6
相关论文
共 50 条
  • [21] Cryogenic CMOS as an Enabler for Low Power Dynamic Logic
    Saligram, Rakshith
    Datta, Suman
    Raychowdhury, Arijit
    2023 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, ISLPED, 2023,
  • [22] Ultra low-power operational amplifier CMOS chip for monolithic integration with neural microprobes
    Zhang, C
    Xin, TH
    Srivastava, A
    Ajmera, PK
    SMART STRUCTURES AND MATERIALS 2003: SMART ELECTRONICS, MEMS, BIOMEMS, AND NANOTECHNOLOGY, 2003, 5055 : 29 - 35
  • [23] Ultra-Low Power Brain-Inspired Processors and Neuromorphic Processors with CMOS/MTJ Hybrid technology
    Endoh, Tetsuo
    2019 SILICON NANOELECTRONICS WORKSHOP (SNW), 2019, : 3 - 4
  • [24] An ultra-low-voltage ultra-low-power CMOS active mixer
    Amir Hossein Masnadi Shirazi
    Shahriar Mirabbasi
    Analog Integrated Circuits and Signal Processing, 2013, 77 : 513 - 528
  • [25] An ultra-low-voltage ultra-low-power CMOS active mixer
    Shirazi, Amir Hossein Masnadi
    Mirabbasi, Shahriar
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 77 (03) : 513 - 528
  • [26] CMOS device technology for ultra low power LSIs
    Kakimoto, S.
    Kotaki, H.
    Shibata, A.
    Nakano, M.
    Adachi, K.
    Sato, Y.
    Ohta, K.
    Shapu Giho/Sharp Technical Journal, 2001, (79): : 16 - 21
  • [27] Optimization and Characterization of CMOS for Ultra Low Power Applications
    Kafeel, Mohd. Ajmal
    Pable, S. D.
    Hasan, Mohd.
    Alam, M. Shah
    JOURNAL OF NANOTECHNOLOGY, 2015, 2015
  • [28] Low-power/low-swing domino CMOS logic
    Rjoub, A
    Koufopavlou, O
    Nikolaidis, S
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A13 - A16
  • [29] An ultra low voltage SOI CMOS pass-gate logic
    Fuse, T
    Oowaki, Y
    Terauchi, M
    Watanabe, S
    Yoshimi, M
    Ohuchi, K
    Matsunaga, J
    IEICE TRANSACTIONS ON ELECTRONICS, 1997, E80C (03) : 472 - 477
  • [30] Ultra low voltage SOI CMOS pass-gate logic
    Toshiba Corp, Kawasaki-shi, Japan
    IEICE Trans Electron, 3 (472-477):