Area-Efficient and Reliable Error Correcting Code Circuit Based on Hybrid CMOS/Memristor Circuit

被引:1
|
作者
Ishizaka, Mamoru [1 ]
Shintani, Michihiro [1 ]
Inoue, Michiko [1 ]
机构
[1] Nara Inst Sci & Technol NAIST, 8916-5 Takayama Cho, Nara 6300192, Japan
关键词
Resistive random-access memory; Memristor; Crossbar array; Error-correcting code; Reliability; MEMRISTOR; NETWORK; DESIGN;
D O I
10.1007/s10836-020-05892-3
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Resistive random-access memory (ReRAM) has several attractive features such as high storage density and high switching frequency with low power consumption. It is hence regarded as the most promising nonvolatile memory material. However, a memristor, which is a primitive component of the ReRAM-based memory, has much lower write endurance. Hence, an error-correcting code (ECC) circuit is indispensable for realizing reliable ReRAM storage. Accordingly, we propose a hybrid CMOS/memristor-based ECC circuit. In the proposed circuit, the blocks with high-frequency write operations are implemented using the conventional CMOS technology and the other blocks are implemented using the memristors to maintain a balance between the area overhead and reliability. Through numerical experiments, we demonstrate that the proposed ECC circuit achieves smaller area and higher reliability than the full memristor-based ECC circuits and achieves much smaller area while preserving the reliability compared with the full CMOS-based ECC circuits.
引用
收藏
页码:537 / 546
页数:10
相关论文
共 50 条
  • [1] Area-Efficient and Reliable Error Correcting Code Circuit Based on Hybrid CMOS/Memristor Circuit
    Mamoru Ishizaka
    Michihiro Shintani
    Michiko Inoue
    Journal of Electronic Testing, 2020, 36 : 537 - 546
  • [2] Area-Efficient and Reliable Hybrid CMOS/Memristor ECC Circuit for ReRAM Storage
    Ishizaka, Mamoru
    Shintani, Michihiro
    Inoue, Michiko
    2018 IEEE 27TH ASIAN TEST SYMPOSIUM (ATS), 2018, : 167 - 172
  • [3] Area-Efficient Read/Write Circuit for Spintronic Memristor Based Memories
    Nafea, Sherif F.
    Dessouki, Ahmed A. S.
    El-Rabaie, S.
    Elnaghi, Basem E.
    Ismail, Yehea
    Mostafa, Hassan
    2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 1544 - 1547
  • [4] Selectively Protecting Error-Correcting Code for Area-Efficient and Reliable STT-RAM Caches
    Ahn, Junwhan
    Yoo, Sungjoo
    Choi, Kiyoung
    2013 18TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2013, : 285 - 290
  • [5] Design of an area-efficient CMOS multiple-valued current comparator circuit
    Kong, ZH
    Yeo, KS
    Chang, CH
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2005, 152 (02): : 151 - 158
  • [6] SPICE Simulator for Hybrid CMOS Memristor Circuit and System
    Wang, Yuhao
    Fei, Wei
    Yu, Hao
    2012 13TH INTERNATIONAL WORKSHOP ON CELLULAR NANOSCALE NETWORKS AND THEIR APPLICATIONS (CNNA), 2012,
  • [7] An area-efficient CMOS band-gap reference circuit for low supply voltages
    Lin, HC
    Chang, WC
    Lin, YT
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, PROCEEDINGS, 2002, : 663 - 666
  • [8] Fully CMOS Memristor Based Chaotic Circuit
    Yener, Suayb Cagri
    Kuntman, H. Hakan
    RADIOENGINEERING, 2014, 23 (04) : 1140 - 1149
  • [10] A Carry Lookahead Adder Based on Hybrid CMOS-Memristor Logic Circuit
    Liu, Gongzhi
    Zheng, Lijing
    Wang, Guangyi
    Shen, Yiran
    Liang, Yan
    IEEE ACCESS, 2019, 7 : 43691 - 43696