Area-Efficient and Reliable Error Correcting Code Circuit Based on Hybrid CMOS/Memristor Circuit

被引:1
|
作者
Ishizaka, Mamoru [1 ]
Shintani, Michihiro [1 ]
Inoue, Michiko [1 ]
机构
[1] Nara Inst Sci & Technol NAIST, 8916-5 Takayama Cho, Nara 6300192, Japan
关键词
Resistive random-access memory; Memristor; Crossbar array; Error-correcting code; Reliability; MEMRISTOR; NETWORK; DESIGN;
D O I
10.1007/s10836-020-05892-3
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Resistive random-access memory (ReRAM) has several attractive features such as high storage density and high switching frequency with low power consumption. It is hence regarded as the most promising nonvolatile memory material. However, a memristor, which is a primitive component of the ReRAM-based memory, has much lower write endurance. Hence, an error-correcting code (ECC) circuit is indispensable for realizing reliable ReRAM storage. Accordingly, we propose a hybrid CMOS/memristor-based ECC circuit. In the proposed circuit, the blocks with high-frequency write operations are implemented using the conventional CMOS technology and the other blocks are implemented using the memristors to maintain a balance between the area overhead and reliability. Through numerical experiments, we demonstrate that the proposed ECC circuit achieves smaller area and higher reliability than the full memristor-based ECC circuits and achieves much smaller area while preserving the reliability compared with the full CMOS-based ECC circuits.
引用
收藏
页码:537 / 546
页数:10
相关论文
共 50 条
  • [31] Small-area and compact CMOS emulator circuit for CMOS/nanoscale memristor co-design
    SangHak Shin
    Jun-Myung Choi
    Seongik Cho
    Kyeong-Sik Min
    Nanoscale Research Letters, 8
  • [32] Small-area and compact CMOS emulator circuit for CMOS/nanoscale memristor co-design
    Shin, SangHak
    Choi, Jun-Myung
    Cho, Seongik
    Min, Kyeong-Sik
    NANOSCALE RESEARCH LETTERS, 2013, 8
  • [33] Circuit Techniques for Efficient Implementation of Memristor Based Reservoir Computing
    Sayyaparaju, Sagarvarma
    Shawkat, Mst Shamim Ara
    Adnan, Md Musabbir
    Rose, Garrett S.
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [34] An Area-Efficient Multimode FFT Circuit for IEEE 802.11 ax WLAN Devices
    Dinh, Phuong T. K.
    Lanante, Leonardo
    Nguyen, Minh D.
    Kurosaki, Masayuki
    Ochi, Hiroshi
    2017 19TH INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATIONS TECHNOLOGY (ICACT) - OPENING NEW ERA OF SMART SOCIETY, 2017, : 735 - 739
  • [35] Design and implementation of an efficient memristor-based chaotic circuit
    Kumari U.
    Yadav R.
    International Journal of Information Technology, 2023, 15 (8) : 4449 - 4458
  • [36] Area-Efficient Power-Rail ESD Clamp Circuit with SCR Device Embedded into ESD-Transient Detection Circuit in a 65nm CMOS Process
    Yeh, Chih-Ting
    Ker, Ming-Dou
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [37] Area-Efficient Power-Rail ESD Clamp Circuit with SCR Device Embedded into ESD-Transient Detection Circuit in a 65nm CMOS Process
    Yeh, Chih-Ting
    Ker, Ming-Dou
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [38] Hybrid architecture based on two-dimensional memristor crossbar array and CMOS integrated circuit for edge computing
    Kumar, Pratik
    Zhu, Kaichen
    Gao, Xu
    Wang, Sui-Dong
    Lanza, Mario
    Thakur, Chetan Singh
    NPJ 2D MATERIALS AND APPLICATIONS, 2022, 6 (01)
  • [39] Hybrid architecture based on two-dimensional memristor crossbar array and CMOS integrated circuit for edge computing
    Pratik Kumar
    Kaichen Zhu
    Xu Gao
    Sui-Dong Wang
    Mario Lanza
    Chetan Singh Thakur
    npj 2D Materials and Applications, 6
  • [40] Area-Efficient LUT Circuit Design Based on Asymmetry of MTJ's Current Switching for a Nonvolatile FPGA
    Suzuki, Daisuke
    Natsui, Masanori
    Hanyu, Takahiro
    2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 334 - 337