Area-Efficient and Reliable Error Correcting Code Circuit Based on Hybrid CMOS/Memristor Circuit

被引:1
|
作者
Ishizaka, Mamoru [1 ]
Shintani, Michihiro [1 ]
Inoue, Michiko [1 ]
机构
[1] Nara Inst Sci & Technol NAIST, 8916-5 Takayama Cho, Nara 6300192, Japan
关键词
Resistive random-access memory; Memristor; Crossbar array; Error-correcting code; Reliability; MEMRISTOR; NETWORK; DESIGN;
D O I
10.1007/s10836-020-05892-3
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Resistive random-access memory (ReRAM) has several attractive features such as high storage density and high switching frequency with low power consumption. It is hence regarded as the most promising nonvolatile memory material. However, a memristor, which is a primitive component of the ReRAM-based memory, has much lower write endurance. Hence, an error-correcting code (ECC) circuit is indispensable for realizing reliable ReRAM storage. Accordingly, we propose a hybrid CMOS/memristor-based ECC circuit. In the proposed circuit, the blocks with high-frequency write operations are implemented using the conventional CMOS technology and the other blocks are implemented using the memristors to maintain a balance between the area overhead and reliability. Through numerical experiments, we demonstrate that the proposed ECC circuit achieves smaller area and higher reliability than the full memristor-based ECC circuits and achieves much smaller area while preserving the reliability compared with the full CMOS-based ECC circuits.
引用
收藏
页码:537 / 546
页数:10
相关论文
共 50 条
  • [21] A Novel CMOS-Memristor Based Inverter Circuit Design
    Abdoli, Behrooz
    Amirsoleimani, Amirali
    Shamsi, Jafar
    Mohammadi, Karim
    Ahmadi, Arash
    2014 22ND IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2014, : 371 - 376
  • [22] Adaptive Image Recognition Circuit Based on CMOS-based Memristor
    Xie, Shen
    Gong, Jinhao
    Mao, Xurui
    IEICE ELECTRONICS EXPRESS, 2022,
  • [23] Adaptive image recognition circuit based on CMOS-based memristor
    Xie, Sheng
    Gong, Jinhao
    Mao, Xurui
    IEICE ELECTRONICS EXPRESS, 2022, 19 (24): : 6 - 6
  • [24] Design Exploration of Hybrid CMOS and Memristor Circuit by New Modified Nodal Analysis
    Fei, Wei
    Yu, Hao
    Zhang, Wei
    Yeo, Kiat Seng
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (06) : 1012 - 1025
  • [25] High Area-Efficient ESD Clamp Circuit With Equivalent RC-Based Detection Mechanism in a 65-nm CMOS Process
    Yeh, Chih-Ting
    Ker, Ming-Dou
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (03) : 1011 - 1018
  • [26] Low Power Memristor-Based ReRAM Design with Error Correcting Code
    Niu, Dimin
    Xiao, Yang
    Xie, Yuan
    2012 17TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2012, : 79 - 84
  • [27] Secure and reliable communication using memristor-based chaotic circuit
    Kumari, Usha
    Yadav, Rekha
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2024, 120 (2-3) : 155 - 171
  • [28] Design of an Area-Efficient and Low-Power Hierarchical NoC Architecture Based on Circuit Switching
    Kim, Woo Joo
    Lee, Sung Hee
    Hwang, Sun Young
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2009, E92A (03) : 890 - 899
  • [29] A simple and efficient burst error correcting code based on an array code
    Raphaeli, D
    GLOBECOM '04: IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1-6, 2004, : 1106 - 1110
  • [30] Area-efficient circuit based on matrix-driving in multi-output power IC
    Huang, Yong
    Zhou, Xin
    Qiao, Ming
    Zhang, Bo
    7TH IEEE INTERNATIONAL NANOELECTRONICS CONFERENCE (INEC) 2016, 2016,