Design of an area-efficient CMOS multiple-valued current comparator circuit

被引:2
|
作者
Kong, ZH [1 ]
Yeo, KS [1 ]
Chang, CH [1 ]
机构
[1] Nanyang Technol Univ, Sch Elect & Elect Engn, Div Circuits & Syst, CICS, Singapore 639798, Singapore
来源
关键词
D O I
10.1049/ip-cds:20041137
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the present state-of-the-art VLSI technology, the need for developing customised circuits to suit varying operating environments and specifications is escalating. The authors introduce an area-efficient current-mode comparator, which is based on modifications of the conventional CMOS current comparator. It has been verified by circuit simulations using the 0.25 mu m, 0.18 mu m, and 0.13 mu m CMOS technology from Chartered Semiconductor Manufacturing Pte. Ltd (CHRT) that the proposed design acts as a perfect complement to the conventional current comparator for low threshold current (I-th) levels. A low Ith is generally more favourable than a higher I-lh as it tends to dissipate low static power. A more assuring and promising fact is that the area advantage becomes more significant with reducing feature size/technology. This attribute blends well with the contemporary and ongoing process technology miniaturisation. Together with the conventional and recently reported current comparator designs, the proposed current comparator has been integrated into a positive-digit adder (PDA) using the current-mode multiple-valued logic (CMMVL) approach with 1.8 V/0.18 mu m CMOS technology. The PDA utilising the new current comparator occupies a silicon area of only 40.2 mu m(2), which is only 77.2% and 22.6% of those of the conventional and contemporary circuits, with a power-delay product improvement of 7.3% and 70.4%, respectively.
引用
收藏
页码:151 / 158
页数:8
相关论文
共 50 条
  • [1] HIGH-SPEED AREA-EFFICIENT MULTIPLIER DESIGN USING MULTIPLE-VALUED CURRENT-MODE CIRCUITS
    KAWAHITO, S
    ISHIDA, M
    NAKAMURA, T
    KAMEYAMA, M
    HIGUCHI, T
    IEEE TRANSACTIONS ON COMPUTERS, 1994, 43 (01) : 34 - 42
  • [2] A CMOS LATCH CIRCUIT FOR MULTIPLE-VALUED BIDIRECTIONAL CURRENT SIGNALS
    CURRENT, KW
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1993, 74 (05) : 717 - 725
  • [3] Voltage comparator circuits for multiple-valued CMOS logic
    Guo, YB
    Current, KW
    ISMVL 2002: 32ND IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, PROCEEDINGS, 2002, : 67 - 73
  • [4] High-speed area-efficient multiplier design using multiple-valued current-mode circuits - Reply
    Kawahito, S
    Ishida, M
    Nakamura, T
    Kameyama, M
    Higuchi, T
    IEEE TRANSACTIONS ON COMPUTERS, 1996, 45 (05) : 639 - 639
  • [5] High-speed area-efficient multiplier design using multiple-valued current-mode circuits - Comments
    Parhami, B
    IEEE TRANSACTIONS ON COMPUTERS, 1996, 45 (05) : 637 - 638
  • [6] Implementation of multiple-valued logic circuit with CMOS multiple-valued output gates
    Sakata, Izumi
    Systems and Computers in Japan, 1989, 20 (02) : 67 - 77
  • [7] A Fault-Tolerant Area-Efficient Current-Mode ADC for Multiple-Valued Neural Networks
    Saffar, Farinoush
    Mirhassani, Mitra
    Ahmadi, Majid
    2012 42ND IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL), 2012, : 250 - 255
  • [8] CMOS MULTIPLE-VALUED LOGIC DESIGN .1. CIRCUIT IMPLEMENTATION
    JAIN, AK
    BOLTON, RJ
    ABDELBARR, MH
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 1993, 40 (08) : 503 - 514
  • [9] An Area-Efficient Multiple-Valued Reconfigurable VLSI Architecture Using an X-Net
    Bai, Xu
    Kameyama, Michitaka
    2013 IEEE 43RD INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL 2013), 2013, : 272 - 277
  • [10] CMOS Multi-valued current comparator as protection circuit
    Samuel, Lino M.
    Patil, Savita Y.
    2013 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN COMMUNICATION, CONTROL, SIGNAL PROCESSING AND COMPUTING APPLICATIONS (IEEE-C2SPCA-2013), 2013,