Voltage comparator circuits for multiple-valued CMOS logic

被引:5
|
作者
Guo, YB [1 ]
Current, KW [1 ]
机构
[1] Univ Calif Davis, Dept Elect & Comp Engn, Davis, CA 95616 USA
关键词
D O I
10.1109/ISMVL.2002.1011072
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
A new voltage-mode comparator circuit for use in CMOS multiple-valued logic circuits is introduced Existing comparator circuits for this application use static current or clocking and thus consume static power or clocking power. In order to reduce these power requirements, we have examined static circuit designs that eliminate DC current paths when the inputs and outputs are at logical values. Elimination of DC current paths requires increased circuit complexity, layout area, and signal delay. This paper proposes comparator circuits that use static logic circuits and thus require no static current and no static (DC) power. HSPICE simulations of these circuits using model parameter values for a 0.35-mum n-well CMOS technology and a 3.3 volt power supply show that each of these comparator circuits consumes static power on the order of nWs. Simulations with the model parameter values for the thick-oxide (5-volt) option of the 0.35-mum technology and for a 1.2-mum (5-volt) CMOS technology are also presented. These power levels are consistent with those of standard binary CMOS logic circuits in the same technologies.
引用
收藏
页码:67 / 73
页数:7
相关论文
共 50 条
  • [1] Quaternary voltage-mode CMOS circuits for multiple-valued logic
    Thoidis, I
    Soudris, D
    Karafyllidis, I
    Christoforidis, S
    Thanailakis, A
    [J]. IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1998, 145 (02): : 71 - 77
  • [2] Voltage-mode multiple-valued logic adder circuits
    Thoidis, IM
    Soudris, D
    Thanailakis, A
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2004, E87C (06): : 1054 - 1061
  • [3] CURRENT-MODE CMOS MULTIPLE-VALUED LOGIC-CIRCUITS
    CURRENT, KW
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (02) : 95 - 107
  • [4] Multiple-Valued Reversible Logic Circuits
    De Vos, Alexis
    Van Rentergem, Yvan
    [J]. JOURNAL OF MULTIPLE-VALUED LOGIC AND SOFT COMPUTING, 2009, 15 (5-6) : 489 - 505
  • [5] Design methodology of multiple-valued logic voltage-mode storage circuits
    Thoidis, I
    Soudris, D
    Karafyllidis, I
    Thanailakis, A
    Stouraitis, T
    [J]. ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A125 - A128
  • [6] Test generation for multiple faults in multiple-valued logic circuits
    Pan, ZL
    [J]. ICEMI'2003: PROCEEDINGS OF THE SIXTH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, VOLS 1-3, 2003, : 618 - 621
  • [7] A test algorithm for multiple-valued logic combinational circuits
    Levashenko, V
    Moraga, K
    Kholovinski, G
    Yanushkevich, S
    Shmerko, V
    [J]. AUTOMATION AND REMOTE CONTROL, 2000, 61 (05) : 844 - 857
  • [8] Multiple-valued logic circuits using resonant tunneling diodes
    Mazumder, P
    [J]. WOFE '97 - 1997 ADVANCED WORKSHOP ON FRONTIERS IN ELECTRONICS, PROCEEDINGS, 1996, : 123 - 126
  • [9] Novel current mode CMOS multiple-valued logic neuron
    Teng, Daniel H. Y.
    [J]. 2006 Canadian Conference on Electrical and Computer Engineering, Vols 1-5, 2006, : 1911 - 1914
  • [10] A novel floating-gate binary signal to multiple-valued signal converter for multiple-valued CMOS logic
    Berg, Y
    Næss, O
    Aunet, S
    Lomsdalen, J
    Hovin, M
    [J]. ICES 2002: 9TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-111, CONFERENCE PROCEEDINGS, 2002, : 579 - 582