CMOS MULTIPLE-VALUED LOGIC DESIGN .1. CIRCUIT IMPLEMENTATION

被引:48
|
作者
JAIN, AK [1 ]
BOLTON, RJ [1 ]
ABDELBARR, MH [1 ]
机构
[1] UNIV SASKATCHEWAN, DEPT COMPUTAT SCI, SASKATOON S7N 0W0, SASKATCHEWAN, CANADA
基金
加拿大自然科学与工程研究理事会;
关键词
D O I
10.1109/81.242320
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In Part I of this two-part paper, a CMOS circuit implementation of a functionally complete multiple-valued logic (MVL) set of operators is proposed. The set consists of literal, cycle, complement of literal, complement of cycle, min, and tsum operators. In all of the circuits, multiple-valued logic levels are represented in terms of current values. Binary voltage signals are generated inside the circuits using a threshold circuit element. These binary voltage signals are used to generate control signals for switches to realize appropriate current levels for the desired multiple-valued logic levels. Transient analysis simulations (using HSPICE) to verify the functionality of the designed circuits and the effect of variation in process parameters are also reported. In Part II of this paper, realization of MVL functions using the proposed set of operators is compared with existing sets of operators.
引用
收藏
页码:503 / 514
页数:12
相关论文
共 50 条
  • [1] MULTIPLE-VALUED LOGIC - AN IMPLEMENTATION
    DAO, TT
    CAMPBELL, DM
    [J]. OPTICAL ENGINEERING, 1986, 25 (01) : 14 - 21
  • [2] MULTIPLE-VALUED LOGIC MEMORY CIRCUIT
    CURRENT, KW
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 1995, 78 (03) : 547 - 555
  • [3] OPTOELECTRONIC MULTIPLE-VALUED LOGIC IMPLEMENTATION
    LIU, ST
    LI, CF
    WU, J
    LIU, YD
    [J]. OPTICS LETTERS, 1989, 14 (14) : 713 - 715
  • [4] CMOS MULTIPLE-VALUED LOGIC DESIGN .2. FUNCTION REALIZATION
    JAIN, AK
    BOLTON, RJ
    ABDELBARR, MH
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 1993, 40 (08) : 515 - 522
  • [5] Voltage comparator circuits for multiple-valued CMOS logic
    Guo, YB
    Current, KW
    [J]. ISMVL 2002: 32ND IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, PROCEEDINGS, 2002, : 67 - 73
  • [6] CIRCUIT TESTABLE DESIGN AND UNIVERSAL TEST SETS FOR MULTIPLE-VALUED LOGIC FUNCTIONS
    Pan Zhongliang (School of Physics and Telecommunication Engineering
    [J]. Journal of Electronics(China), 2007, (01) : 138 - 144
  • [7] Design of an area-efficient CMOS multiple-valued current comparator circuit
    Kong, ZH
    Yeo, KS
    Chang, CH
    [J]. IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2005, 152 (02): : 151 - 158
  • [8] MULTIPLE-VALUED LOGIC MODEL FOR COMPUTER-AIDED CIRCUIT-DESIGN
    SALEH, YA
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 1989, 67 (05) : 727 - 734
  • [9] Design and evaluation of a multiple-valued arithmetic integrated circuit based on differential logic
    Hanyu, T
    Mochizuki, A
    Kameyama, M
    [J]. IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1996, 143 (06): : 331 - 336
  • [10] Implementation of a DRAM-cell-based multiple-valued logic-in-memory circuit
    Kimura, H
    Hanyu, T
    Kameyama, M
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2002, E85C (10): : 1814 - 1823