Design of an area-efficient CMOS multiple-valued current comparator circuit

被引:2
|
作者
Kong, ZH [1 ]
Yeo, KS [1 ]
Chang, CH [1 ]
机构
[1] Nanyang Technol Univ, Sch Elect & Elect Engn, Div Circuits & Syst, CICS, Singapore 639798, Singapore
来源
关键词
D O I
10.1049/ip-cds:20041137
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the present state-of-the-art VLSI technology, the need for developing customised circuits to suit varying operating environments and specifications is escalating. The authors introduce an area-efficient current-mode comparator, which is based on modifications of the conventional CMOS current comparator. It has been verified by circuit simulations using the 0.25 mu m, 0.18 mu m, and 0.13 mu m CMOS technology from Chartered Semiconductor Manufacturing Pte. Ltd (CHRT) that the proposed design acts as a perfect complement to the conventional current comparator for low threshold current (I-th) levels. A low Ith is generally more favourable than a higher I-lh as it tends to dissipate low static power. A more assuring and promising fact is that the area advantage becomes more significant with reducing feature size/technology. This attribute blends well with the contemporary and ongoing process technology miniaturisation. Together with the conventional and recently reported current comparator designs, the proposed current comparator has been integrated into a positive-digit adder (PDA) using the current-mode multiple-valued logic (CMMVL) approach with 1.8 V/0.18 mu m CMOS technology. The PDA utilising the new current comparator occupies a silicon area of only 40.2 mu m(2), which is only 77.2% and 22.6% of those of the conventional and contemporary circuits, with a power-delay product improvement of 7.3% and 70.4%, respectively.
引用
收藏
页码:151 / 158
页数:8
相关论文
共 50 条
  • [31] CIRCUIT TESTABLE DESIGN AND UNIVERSAL TEST SETS FOR MULTIPLE-VALUED LOGIC FUNCTIONS
    Pan Zhongliang (School of Physics and Telecommunication Engineering
    Journal of Electronics(China), 2007, (01) : 138 - 144
  • [32] Area-Efficient Parallel-Prefix Binary Comparator
    Panda, Amit Kumar
    Palisetty, Rakesh
    Ray, Kailash Chandra
    2019 IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2019), 2019, : 12 - 16
  • [33] Design and evaluation of a multiple-valued arithmetic integrated circuit based on differential logic
    Hanyu, T
    Mochizuki, A
    Kameyama, M
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1996, 143 (06): : 331 - 336
  • [34] A novel floating-gate binary signal to multiple-valued signal converter for multiple-valued CMOS logic
    Berg, Y
    Næss, O
    Aunet, S
    Lomsdalen, J
    Hovin, M
    ICES 2002: 9TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-111, CONFERENCE PROCEEDINGS, 2002, : 579 - 582
  • [35] DESIGN OF A MULTIPLE-VALUED CELLULAR ARRAY
    KAMIURA, N
    HATA, Y
    YAMATO, K
    IEICE TRANSACTIONS ON ELECTRONICS, 1993, E76C (03) : 412 - 418
  • [37] Some aspects of an evolvable hardware approach for multiple-valued combinational circuit design
    Kalganova, T
    Miller, JF
    Fogarty, TC
    EVOLVABLE SYSTEMS: FROM BIOLOGY TO HARDWARE, 1998, 1478 : 78 - 89
  • [38] Novel floating-gate multiple-valued signal to binary signal converters for multiple-valued CMOS logic
    Berg, Y
    Næss, O
    Aunet, S
    Jensen, R
    Hovin, M
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 385 - 388
  • [39] Design of area-efficient GHz range current mode frequency synthesizer using standard CMOS technology
    Zheng, Dan-Dan
    Li, Yu-Bin
    Wang, Chang-Qi
    Huang, Kai
    Yu, Xiao-Peng
    JOURNAL OF ELECTRICAL ENGINEERING-ELEKTROTECHNICKY CASOPIS, 2019, 70 (04): : 323 - 328
  • [40] Design and implementation of a low-power multiple-valued current-mode integrated circuit with current-source control
    Hanyu, T
    Kazama, S
    Kameyama, M
    IEICE TRANSACTIONS ON ELECTRONICS, 1997, E80C (07) : 941 - 947