Area and Energy Efficient Short-Circuit-Logic-Based STT-MRAM Crossbar Array for Binary Neural Networks

被引:4
|
作者
Wang, Chao [1 ]
Wang, Zhaohao [2 ]
Zhang, Zhongkui [2 ]
Zhang, Youguang [1 ]
Zhao, Weisheng [2 ]
机构
[1] Beihang Univ, Fert Beijing Res Inst, Sch Elect & Informat Engn, MIIT Key Lab Spintron, Beijing 100191, Peoples R China
[2] Beihang Univ, Fert Beijing Inst, MIIT Key Lab Spintron, Sch Integrated Circuit Sci & Engn, Beijing 100191, Peoples R China
关键词
Spin-transfer-torque magnetoresistive random-access memory; in-memory computing; binary neural network; crossbar array; IN-MEMORY;
D O I
10.1109/TCSII.2023.3317635
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Spin-transfer-torque magnetoresistive random-access memory (STT-MRAM) is a promising candidate for future memory systems, however, implementing highly parallel neuro-inspired computing with standard STT-MRAM arrays faces the power consumption challenges due to the low resistance characteristics of the magnetic tunneling junction (MTJ). In this brief, we propose a novel in-memory computing (IMC) architecture for binary neural network (BNN). The proposed design is constructed with short-circuit-logic-based 3-transistor and 2-MTJ (3T2J-S) bit-cell to implement XNOR operations and series-connected crossbar array for bit-counting operations. By further sharing the active region, the layout area of the proposed 3T2J-S bit-cell is reduced by 20% compared with the conventional STT-MRAM crossbar bit-cell. Moreover, the proposed design can optimize the write asymmetry issue of STT-MRAM, thereby reducing the voltage required for the write operation. Furthermore, the proposed 3T2J-S bit-cell has the same on/off ratio as the conventional one, and can increase the inference frequency by 10.6% due to the reduction of the bit-cell resistance.
引用
收藏
页码:1386 / 1390
页数:5
相关论文
共 46 条
  • [11] Design of an area and energy-efficient last-level cache memory using STT-MRAM
    Saha, Rajesh
    Pundir, Yogendra Pratap
    Pal, Pankaj Kumar
    JOURNAL OF MAGNETISM AND MAGNETIC MATERIALS, 2021, 529
  • [12] Relaxing non-volatility for energy-efficient DMTJ based cryogenic STT-MRAM
    Garzon, Esteban
    De Rose, Raffaele
    Crupi, Felice
    Trojman, Lionel
    Teman, Adam
    Lanuzza, Marco
    SOLID-STATE ELECTRONICS, 2021, 184
  • [13] Energy-Efficient FinFET- Versus TFET-Based STT-MRAM Bitcells
    Musello, Ariana
    Perez, Santiago S.
    Villegas, Marco
    Procel, Luis Miguel
    Taco, Ramiro
    Trojman, Lionel
    2022 IEEE 13TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2022, : 29 - 32
  • [14] Energy-Efficient Write Circuit in STT-MRAM Based Look-Up Table (LUT) Using Comparison Write Scheme
    Lee, Seungjin
    Yim, Taegun
    Lee, Choongkeun
    Cho, Kyungseon
    Yoon, Hongil
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 288 - 289
  • [15] Fully Functional Perpendicular STT-MRAM Macro Embedded in 40 nm Logic for Energy-efficient IOT Applications
    Lu, Yu
    Zhong, Tom
    Hsu, W.
    Kim, S.
    Lu, X.
    Kan, J. J.
    Park, C.
    Chen, W. C.
    Li, X.
    Zhu, X.
    Wang, P.
    Gottwald, M.
    Fatehi, J.
    Seward, L.
    Kim, J. P.
    Yu, N.
    Jan, G.
    Haq, J.
    Le, S.
    Wang, Y. J.
    Thomas, L.
    Zhu, J.
    Liu, H.
    Lee, Y. J.
    Tong, R. Y.
    Pi, K.
    Shen, D.
    He, R.
    Teng, Z.
    Lam, V.
    Annapragada, R.
    Torng, T.
    Wang, Po-Kang
    Kang, S. H.
    2015 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2015,
  • [16] NV-BNN: An Accurate Deep Convolutional Neural Network Based on Binary STT-MRAM for Adaptive AI Edge
    Chang, Chih-Chcng
    Wu, Ming-Hung
    Lin, Jia-Wei
    Li, Chun-Hsien
    Parmar, Vivek
    Lee, Heng-Yuan
    Wei, Jeng-Hua
    Sheu, Shyh-Shyuan
    Suri, Manan
    Chang, Tian-Sheuan
    Hou, Tuo-Hung
    PROCEEDINGS OF THE 2019 56TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2019,
  • [17] Circuit-level Design and Evaluation of STT-MRAM based Binary Winner-Takes-All Network for image Recognition
    Wang, C.
    Zhang, D.
    Hou, Y.
    Zeng, L.
    Klein, J.
    Zhao, W.
    2018 IEEE INTERNATIONAL MAGNETIC CONFERENCE (INTERMAG), 2018,
  • [18] An Energy-Efficient Hybrid Tunnel FET based STT-MRAM Memory Cell Design at Low VDD
    Yamani, Sudha Vani
    Rani, N. Usha
    Vaddi, Ramesh
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2022, 109 (03) : 537 - 551
  • [19] Energy-Efficient STT-MRAM based Digital PIM supporting Vertical Computations Using Sense Amplifier
    Kim, Yeseul
    Park, Jongsun
    2022 19TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2022, : 9 - 10
  • [20] A Power and Area Efficient CMOS Stochastic Neuron for Neural Networks Employing Resistive Crossbar Array
    Yeo, Injune
    Chu, Myonglae
    Lee, Byung-Geun
    IEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMS, 2019, 13 (06) : 1678 - 1689