Area and Energy Efficient Short-Circuit-Logic-Based STT-MRAM Crossbar Array for Binary Neural Networks

被引:4
|
作者
Wang, Chao [1 ]
Wang, Zhaohao [2 ]
Zhang, Zhongkui [2 ]
Zhang, Youguang [1 ]
Zhao, Weisheng [2 ]
机构
[1] Beihang Univ, Fert Beijing Res Inst, Sch Elect & Informat Engn, MIIT Key Lab Spintron, Beijing 100191, Peoples R China
[2] Beihang Univ, Fert Beijing Inst, MIIT Key Lab Spintron, Sch Integrated Circuit Sci & Engn, Beijing 100191, Peoples R China
关键词
Spin-transfer-torque magnetoresistive random-access memory; in-memory computing; binary neural network; crossbar array; IN-MEMORY;
D O I
10.1109/TCSII.2023.3317635
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Spin-transfer-torque magnetoresistive random-access memory (STT-MRAM) is a promising candidate for future memory systems, however, implementing highly parallel neuro-inspired computing with standard STT-MRAM arrays faces the power consumption challenges due to the low resistance characteristics of the magnetic tunneling junction (MTJ). In this brief, we propose a novel in-memory computing (IMC) architecture for binary neural network (BNN). The proposed design is constructed with short-circuit-logic-based 3-transistor and 2-MTJ (3T2J-S) bit-cell to implement XNOR operations and series-connected crossbar array for bit-counting operations. By further sharing the active region, the layout area of the proposed 3T2J-S bit-cell is reduced by 20% compared with the conventional STT-MRAM crossbar bit-cell. Moreover, the proposed design can optimize the write asymmetry issue of STT-MRAM, thereby reducing the voltage required for the write operation. Furthermore, the proposed 3T2J-S bit-cell has the same on/off ratio as the conventional one, and can increase the inference frequency by 10.6% due to the reduction of the bit-cell resistance.
引用
收藏
页码:1386 / 1390
页数:5
相关论文
共 46 条
  • [31] Design and Implementation of Energy-Efficient Binary Neural Networks Using Adiabatic Quantum-Flux-Parametron Logic
    Yamauchi, Tomoharu
    San, Hao
    Yoshikawa, Nobuyuki
    Chen, Olivia
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2023, 33 (05)
  • [32] Energy efficient and reliable routing in wireless body area networks based on reinforcement learning and fuzzy logic
    Guo, Wenjing
    Wang, Yiran
    Gan, Yanglan
    Lu, Ting
    WIRELESS NETWORKS, 2022, 28 (06) : 2669 - 2693
  • [33] Energy efficient and reliable routing in wireless body area networks based on reinforcement learning and fuzzy logic
    Wenjing Guo
    Yiran Wang
    Yanglan Gan
    Ting Lu
    Wireless Networks, 2022, 28 : 2669 - 2693
  • [34] Impact of MTJ-based nonvolatile circuit techniques for energy-efficient binary neural network hardware
    Natsui, Masanori
    Chiba, Tomoki
    Hanyu, Takahiro
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2020, 59 (05)
  • [35] Energy-Efficient Architecture for FPGA-based Deep Convolutional Neural Networks with Binary Weights
    Duan, Yunzhi
    Li, Shuai
    Zhang, Ruipeng
    Wang, Qi
    Chen, Jienan
    Sobelman, Gerald E.
    2018 IEEE 23RD INTERNATIONAL CONFERENCE ON DIGITAL SIGNAL PROCESSING (DSP), 2018,
  • [36] COSY: An Energy-Efficient Hardware Architecture for Deep Convolutional Neural Networks based on Systolic Array
    Yin, Chen
    Chen, Qiang
    Tian, Miren
    Ji, Mohan
    Zou, Chenglong
    Wang, Yin'an
    Wang, Bo
    2017 IEEE 23RD INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED SYSTEMS (ICPADS), 2017, : 180 - 189
  • [37] Wafer-Scale 2D Hafnium Diselenide Based Memristor Crossbar Array for Energy-Efficient Neural Network Hardware
    Li, Sifan
    Pam, Mei-Er
    Li, Yesheng
    Chen, Li
    Chien, Yu-Chieh
    Fong, Xuanyao
    Chi, Dongzhi
    Ang, Kah-Wee
    ADVANCED MATERIALS, 2022, 34 (25)
  • [38] ADC-Free ReRAM-Based In-Situ Accelerator for Energy-Efficient Binary Neural Networks
    Kim, Hyeonuk
    Jung, Youngbeom
    Kim, Lee-Sup
    IEEE TRANSACTIONS ON COMPUTERS, 2024, 73 (02) : 353 - 365
  • [39] XPert: Peripheral Circuit & Neural Architecture Co-search for Area and Energy-efficient Xbar-based Computing
    Moitra, Abhishek
    Bhattacharjee, Abhiroop
    Kim, Youngeun
    Panda, Priyadarshini
    2023 60TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, DAC, 2023,
  • [40] VOLTAGE CONTROL SPINTRONICS MEMOERY (VOCSM) BASED LOW ENERGY CONSUMPTION NONVOLATILE LOGIC-GATES FOR BINARY NEURAL NETWORKS (BNN)
    Yoda, H.
    Yakushiji, K.
    Fukushima, A.
    32ND MAGNETIC RECORDING CONFERENCE (TMRC 2021), 2021,