Design of an area and energy-efficient last-level cache memory using STT-MRAM

被引:7
|
作者
Saha, Rajesh [1 ]
Pundir, Yogendra Pratap [1 ,2 ]
Pal, Pankaj Kumar [1 ]
机构
[1] Natl Inst Technol Uttarakhand, Dept Elect Engn, Srinagar 246174, Uttarakhand, India
[2] Hemvati Nandan Bahuguna Garhwal Univ, Dept Elect & Commun Engn, Srinagar 246174, Uttarakhand, India
关键词
Magnetic tunnel junction (MTJ); Gate-all-around; Spin transfer torque; MRAM Last level cache; Energy efficient circuits;
D O I
10.1016/j.jmmm.2021.167882
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper presents an area and energy-efficient non-volatile Last-level Cache (LLC) using a STT-MRAM based on a state-of-art perpendicular magnetic tunnel junction (pMTJ) and an Vertical Gate-All-Around Field-Effect Transistor (GAA-FET). This work presented, in this article is carried out from device to circuit, architecture and up to the system level. A detailed analysis of STT-MRAM has been presented by comparing an Vertical GAA-FET (GA) with a bulk-FET (B) at cell level. It is observed that GA-STT-MRAM is advantageous and offers 93.10% and 60% reduction in leakage-power dissipation and area, respectively over B-STT-MRAM. Furthermore, at architecture level, 20% to 80% reduction in sizes of LLCs (ranging from 512 KB to 64 MB) is observed by using GASTT-MRAM and around 80.78% leakage power reduction is achieved in comparison to SRAM based LLCs. In addition to the architecture level, GA-STT-MRAM is found to have 83.26% and 39.40% energy reduction compared to a B-STT-MRAM and a conventional SRAM, respectively at system level. The GA-STT-MRAM proves to be a more promising candidate to replace conventional semiconductor based LLC for next-generation energy-efficient microprocessors having on-chip non-volatility.
引用
收藏
页数:8
相关论文
共 50 条
  • [1] Microarchitectural Exploration of STT-MRAM Last-level Cache Parameters for Energy-efficient Devices
    Marinelli, Tommaso
    Gomez Perez, Jignacio
    Tenllado, Christian
    Komalan, Manu
    Gupta, Mohit
    Catthoor, Francky
    [J]. ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2022, 21 (01)
  • [2] Performance and Energy-Efficient Design of STT-RAM Last-Level Cache
    Hameed, Fazal
    Khan, Asif Ali
    Castrillon, Jeronimo
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (06) : 1059 - 1072
  • [3] Normally-OFF STT-MRAM Cache with Zero-Byte Compression for Energy Efficient Last-Level Caches
    Oboril, Fabian
    Hameed, Fazal
    Bishnoi, Rajendra
    Ahari, Ali
    Naeimi, Helia
    Tahoori, Mehdi
    [J]. ISLPED '16: PROCEEDINGS OF THE 2016 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2016, : 236 - 241
  • [4] STT-MRAM for embedded memory applications from eNVM to Last Level Cache
    Thomas, Luc
    Jan, Guenole
    Le, Son
    Serrano-Guisan, Santiago
    Lee, Yuan-Jen
    Liu, Huanlong
    Zhu, Jian
    Iwata-Harms, Jodi
    Tong, Ru-Ying
    Patel, Sahil
    Sundar, Vignesh
    Shen, Dongna
    Yang, Yi
    He, Renren
    Haq, Jesmin
    Teng, Zhongjian
    Vinh Lam
    Liu, Paul
    Wang, Yu-Jen
    Zhong, Tom
    Wang, Po-Kang
    [J]. 2017 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2017,
  • [5] STT-MRAM for embedded memory applications from eNVM to Last Level Cache
    Wang, Po-Kang
    [J]. 2018 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATION (VLSI-TSA), 2018,
  • [6] STT-MRAM Technology For Energy-Efficient Cryogenic Memory Applications
    Garzon, Esteban
    Yavits, Leonid
    Teman, Adam
    Lanuzza, Marco
    [J]. 2023 IEEE 14TH LATIN AMERICA SYMPOSIUM ON CIRCUITS AND SYSTEMS, LASCAS, 2023, : 186 - 189
  • [7] STAxCache: An Approximate, Energy Efficient STT-MRAM Cache
    Ranjan, Ashish
    Venkataramani, Swagath
    Pajouhi, Zoha
    Venkatesan, Rangharajan
    Roy, Kaushik
    Raghunathan, Anand
    [J]. PROCEEDINGS OF THE 2017 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2017, : 356 - 361
  • [8] Dynamically Reconfigurable Hybrid Cache: An Energy-Efficient Last-Level Cache Design
    Chen, Yu-Ting
    Cong, Jason
    Huang, Hui
    Liu, Bin
    Liu, Chunyue
    Potkonjak, Miodrag
    Reinman, Glenn
    [J]. DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, : 45 - 50
  • [9] Evolving Skyrmion Racetrack Memory as Energy-Efficient Last-Level Cache Devices
    Yang, Ya-Hui
    Chen, Shuo-Han
    Chang, Yuan-Hao
    [J]. 2022 ACM/IEEE INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, ISLPED 2022, 2022,
  • [10] Design of High-RA STT-MRAM for Future Energy-Efficient In-Memory Computing
    Hong, Ming-Chun
    Su, Yi-Hui
    Chen, Guan-Long
    Hsin, Yu-Chen
    Chang, Yao-Jen
    Chen, Kuan-Ming
    Yang, Shan-Yi
    Wang, I-Jung
    Rahaman, S. K. Ziaur
    Lee, Hsin-Han
    Wei, Jeng-Hua
    Sheu, Shyh-Shyuan
    Lo, Wei-Chung
    Chang, Shih-Chieh
    Hou, Tuo-Hung
    [J]. 2023 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI-TSA/VLSI-DAT, 2023,