共 50 条
- [3] Normally-OFF STT-MRAM Cache with Zero-Byte Compression for Energy Efficient Last-Level Caches [J]. ISLPED '16: PROCEEDINGS OF THE 2016 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2016, : 236 - 241
- [4] STT-MRAM for embedded memory applications from eNVM to Last Level Cache [J]. 2017 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2017,
- [5] STT-MRAM for embedded memory applications from eNVM to Last Level Cache [J]. 2018 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATION (VLSI-TSA), 2018,
- [6] STT-MRAM Technology For Energy-Efficient Cryogenic Memory Applications [J]. 2023 IEEE 14TH LATIN AMERICA SYMPOSIUM ON CIRCUITS AND SYSTEMS, LASCAS, 2023, : 186 - 189
- [7] STAxCache: An Approximate, Energy Efficient STT-MRAM Cache [J]. PROCEEDINGS OF THE 2017 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2017, : 356 - 361
- [8] Dynamically Reconfigurable Hybrid Cache: An Energy-Efficient Last-Level Cache Design [J]. DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, : 45 - 50
- [9] Evolving Skyrmion Racetrack Memory as Energy-Efficient Last-Level Cache Devices [J]. 2022 ACM/IEEE INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, ISLPED 2022, 2022,
- [10] Design of High-RA STT-MRAM for Future Energy-Efficient In-Memory Computing [J]. 2023 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI-TSA/VLSI-DAT, 2023,